MPC8572DS.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8572ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* High Level Configuration Options */
  29. #define CONFIG_BOOKE 1 /* BOOKE */
  30. #define CONFIG_E500 1 /* BOOKE e500 family */
  31. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  32. #define CONFIG_MPC8572 1
  33. #define CONFIG_MPC8572DS 1
  34. #define CONFIG_MP 1 /* support multiple processors */
  35. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  36. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  37. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  38. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  39. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  40. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  41. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  42. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  43. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  44. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  45. #define CONFIG_ENV_OVERWRITE
  46. /*
  47. * When initializing flash, if we cannot find the manufacturer ID,
  48. * assume this is the AMD flash associated with the CDS board.
  49. * This allows booting from a promjet.
  50. */
  51. #define CONFIG_ASSUME_AMD_FLASH
  52. #ifndef __ASSEMBLY__
  53. extern unsigned long get_board_sys_clk(unsigned long dummy);
  54. extern unsigned long get_board_ddr_clk(unsigned long dummy);
  55. #endif
  56. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
  57. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
  58. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  59. #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
  60. from ICS307 instead of switches */
  61. /*
  62. * These can be toggled for performance analysis, otherwise use default.
  63. */
  64. #define CONFIG_L2_CACHE /* toggle L2 cache */
  65. #define CONFIG_BTB /* toggle branch predition */
  66. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  67. #define CONFIG_ENABLE_36BIT_PHYS 1
  68. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  69. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  70. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  71. /*
  72. * Base addresses -- Note these are effective addresses where the
  73. * actual resources get mapped (not physical addresses)
  74. */
  75. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  76. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  77. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  79. #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  80. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  81. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  82. /* DDR Setup */
  83. #define CONFIG_FSL_DDR2
  84. #undef CONFIG_FSL_DDR_INTERACTIVE
  85. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  86. #define CONFIG_DDR_SPD
  87. #undef CONFIG_DDR_DLL
  88. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  89. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  90. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  91. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  92. #define CONFIG_NUM_DDR_CONTROLLERS 2
  93. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  94. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  95. /* I2C addresses of SPD EEPROMs */
  96. #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
  97. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  98. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
  99. /* These are used when DDR doesn't use SPD. */
  100. #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
  101. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  102. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  103. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  104. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  105. #define CONFIG_SYS_DDR_TIMING_1 0x626b2634
  106. #define CONFIG_SYS_DDR_TIMING_2 0x062874cf
  107. #define CONFIG_SYS_DDR_MODE_1 0x00440462
  108. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  109. #define CONFIG_SYS_DDR_INTERVAL 0x0c300100
  110. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  111. #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
  112. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  113. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  114. #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
  115. #define CONFIG_SYS_DDR_CONTROL2 0x24400000
  116. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  117. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  118. #define CONFIG_SYS_DDR_SBE 0x00010000
  119. /*
  120. * Make sure required options are set
  121. */
  122. #ifndef CONFIG_SPD_EEPROM
  123. #error ("CONFIG_SPD_EEPROM is required")
  124. #endif
  125. #undef CONFIG_CLOCKS_IN_MHZ
  126. /*
  127. * Memory map
  128. *
  129. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  130. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  131. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  132. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  133. *
  134. * Localbus cacheable (TBD)
  135. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  136. *
  137. * Localbus non-cacheable
  138. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  139. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  140. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  141. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  142. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  143. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  144. */
  145. /*
  146. * Local Bus Definitions
  147. */
  148. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  149. #define CONFIG_SYS_BR0_PRELIM 0xe8001001
  150. #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7
  151. #define CONFIG_SYS_BR1_PRELIM 0xe0001001
  152. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  153. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE + 0x8000000, CONFIG_SYS_FLASH_BASE}
  154. #define CONFIG_SYS_FLASH_QUIET_TEST
  155. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  156. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  157. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  158. #undef CONFIG_SYS_FLASH_CHECKSUM
  159. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  160. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  161. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  162. #define CONFIG_FLASH_CFI_DRIVER
  163. #define CONFIG_SYS_FLASH_CFI
  164. #define CONFIG_SYS_FLASH_EMPTY_INFO
  165. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  166. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  167. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  168. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  169. #define CONFIG_SYS_BR3_PRELIM (PIXIS_BASE | 0x0801) /* port size 8bit */
  170. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  171. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  172. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  173. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  174. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  175. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  176. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  177. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  178. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  179. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  180. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  181. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  182. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  183. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  184. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  185. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  186. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  187. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  188. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  189. #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
  190. #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
  191. #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
  192. #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
  193. #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
  194. #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
  195. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  196. #define PIXIS_LED 0x25 /* LED Register */
  197. /* old pixis referenced names */
  198. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  199. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  200. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
  201. #define PIXIS_VSPEED2_TSEC1SER 0x8
  202. #define PIXIS_VSPEED2_TSEC2SER 0x4
  203. #define PIXIS_VSPEED2_TSEC3SER 0x2
  204. #define PIXIS_VSPEED2_TSEC4SER 0x1
  205. #define PIXIS_VCFGEN1_TSEC1SER 0x20
  206. #define PIXIS_VCFGEN1_TSEC2SER 0x20
  207. #define PIXIS_VCFGEN1_TSEC3SER 0x20
  208. #define PIXIS_VCFGEN1_TSEC4SER 0x20
  209. #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
  210. | PIXIS_VSPEED2_TSEC2SER \
  211. | PIXIS_VSPEED2_TSEC3SER \
  212. | PIXIS_VSPEED2_TSEC4SER)
  213. #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
  214. | PIXIS_VCFGEN1_TSEC2SER \
  215. | PIXIS_VCFGEN1_TSEC3SER \
  216. | PIXIS_VCFGEN1_TSEC4SER)
  217. #define CONFIG_SYS_INIT_RAM_LOCK 1
  218. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  219. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  220. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  221. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  222. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  223. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  224. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  225. #define CONFIG_SYS_NAND_BASE 0xffa00000
  226. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  227. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  228. CONFIG_SYS_NAND_BASE + 0x40000, \
  229. CONFIG_SYS_NAND_BASE + 0x80000,\
  230. CONFIG_SYS_NAND_BASE + 0xC0000}
  231. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  232. #define NAND_MAX_CHIPS 1
  233. #define CONFIG_MTD_NAND_VERIFY_WRITE
  234. #define CONFIG_CMD_NAND 1
  235. #define CONFIG_NAND_FSL_ELBC 1
  236. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  237. /* NAND flash config */
  238. #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
  239. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  240. | BR_PS_8 /* Port Size = 8 bit */ \
  241. | BR_MS_FCM /* MSEL = FCM */ \
  242. | BR_V) /* valid */
  243. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  244. | OR_FCM_PGS /* Large Page*/ \
  245. | OR_FCM_CSCT \
  246. | OR_FCM_CST \
  247. | OR_FCM_CHT \
  248. | OR_FCM_SCY_1 \
  249. | OR_FCM_TRLX \
  250. | OR_FCM_EHTR)
  251. #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  252. #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  253. #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)\
  254. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  255. | BR_PS_8 /* Port Size = 8 bit */ \
  256. | BR_MS_FCM /* MSEL = FCM */ \
  257. | BR_V) /* valid */
  258. #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  259. #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
  260. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  261. | BR_PS_8 /* Port Size = 8 bit */ \
  262. | BR_MS_FCM /* MSEL = FCM */ \
  263. | BR_V) /* valid */
  264. #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  265. #define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_NAND_BASE_PHYS + 0xC0000)\
  266. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  267. | BR_PS_8 /* Port Size = 8 bit */ \
  268. | BR_MS_FCM /* MSEL = FCM */ \
  269. | BR_V) /* valid */
  270. #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  271. /* Serial Port - controlled on board with jumper J8
  272. * open - index 2
  273. * shorted - index 1
  274. */
  275. #define CONFIG_CONS_INDEX 1
  276. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  277. #define CONFIG_SYS_NS16550
  278. #define CONFIG_SYS_NS16550_SERIAL
  279. #define CONFIG_SYS_NS16550_REG_SIZE 1
  280. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  281. #define CONFIG_SYS_BAUDRATE_TABLE \
  282. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  283. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  284. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  285. /* Use the HUSH parser */
  286. #define CONFIG_SYS_HUSH_PARSER
  287. #ifdef CONFIG_SYS_HUSH_PARSER
  288. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  289. #endif
  290. /*
  291. * Pass open firmware flat tree
  292. */
  293. #define CONFIG_OF_LIBFDT 1
  294. #define CONFIG_OF_BOARD_SETUP 1
  295. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  296. #define CONFIG_SYS_64BIT_VSPRINTF 1
  297. #define CONFIG_SYS_64BIT_STRTOUL 1
  298. /* new uImage format support */
  299. #define CONFIG_FIT 1
  300. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  301. /* I2C */
  302. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  303. #define CONFIG_HARD_I2C /* I2C with hardware support */
  304. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  305. #define CONFIG_I2C_MULTI_BUS
  306. #define CONFIG_I2C_CMD_TREE
  307. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  308. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  309. #define CONFIG_SYS_I2C_SLAVE 0x7F
  310. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
  311. #define CONFIG_SYS_I2C_OFFSET 0x3000
  312. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  313. /*
  314. * I2C2 EEPROM
  315. */
  316. #define CONFIG_ID_EEPROM
  317. #ifdef CONFIG_ID_EEPROM
  318. #define CONFIG_SYS_I2C_EEPROM_NXID
  319. #endif
  320. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  321. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  322. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  323. /*
  324. * General PCI
  325. * Memory space is mapped 1-1, but I/O space must start from 0.
  326. */
  327. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  328. #define CONFIG_SYS_PCIE3_MEM_BASE 0x80000000
  329. #define CONFIG_SYS_PCIE3_MEM_PHYS CONFIG_SYS_PCIE3_MEM_BASE
  330. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  331. #define CONFIG_SYS_PCIE3_IO_BASE 0x00000000
  332. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  333. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  334. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  335. #define CONFIG_SYS_PCIE2_MEM_BASE 0xa0000000
  336. #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
  337. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  338. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  339. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  340. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  341. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  342. #define CONFIG_SYS_PCIE1_MEM_BASE 0xc0000000
  343. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
  344. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  345. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  346. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  347. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  348. #if defined(CONFIG_PCI)
  349. /*PCIE video card used*/
  350. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_PHYS
  351. /* video */
  352. #define CONFIG_VIDEO
  353. #if defined(CONFIG_VIDEO)
  354. #define CONFIG_BIOSEMU
  355. #define CONFIG_CFB_CONSOLE
  356. #define CONFIG_VIDEO_SW_CURSOR
  357. #define CONFIG_VGA_AS_SINGLE_DEVICE
  358. #define CONFIG_ATI_RADEON_FB
  359. #define CONFIG_VIDEO_LOGO
  360. /*#define CONFIG_CONSOLE_CURSOR*/
  361. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  362. #endif
  363. #define CONFIG_NET_MULTI
  364. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  365. #undef CONFIG_EEPRO100
  366. #undef CONFIG_TULIP
  367. #undef CONFIG_RTL8139
  368. #ifdef CONFIG_RTL8139
  369. /* This macro is used by RTL8139 but not defined in PPC architecture */
  370. #define KSEG1ADDR(x) (x)
  371. #define _IO_BASE 0x00000000
  372. #endif
  373. #ifndef CONFIG_PCI_PNP
  374. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BASE
  375. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BASE
  376. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  377. #endif
  378. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  379. #define CONFIG_DOS_PARTITION
  380. #define CONFIG_SCSI_AHCI
  381. #ifdef CONFIG_SCSI_AHCI
  382. #define CONFIG_SATA_ULI5288
  383. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  384. #define CONFIG_SYS_SCSI_MAX_LUN 1
  385. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  386. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  387. #endif /* SCSI */
  388. #endif /* CONFIG_PCI */
  389. #if defined(CONFIG_TSEC_ENET)
  390. #ifndef CONFIG_NET_MULTI
  391. #define CONFIG_NET_MULTI 1
  392. #endif
  393. #define CONFIG_MII 1 /* MII PHY management */
  394. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  395. #define CONFIG_TSEC1 1
  396. #define CONFIG_TSEC1_NAME "eTSEC1"
  397. #define CONFIG_TSEC2 1
  398. #define CONFIG_TSEC2_NAME "eTSEC2"
  399. #define CONFIG_TSEC3 1
  400. #define CONFIG_TSEC3_NAME "eTSEC3"
  401. #define CONFIG_TSEC4 1
  402. #define CONFIG_TSEC4_NAME "eTSEC4"
  403. #define CONFIG_PIXIS_SGMII_CMD
  404. #define CONFIG_FSL_SGMII_RISER 1
  405. #define SGMII_RISER_PHY_OFFSET 0x1c
  406. #ifdef CONFIG_FSL_SGMII_RISER
  407. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  408. #endif
  409. #define TSEC1_PHY_ADDR 0
  410. #define TSEC2_PHY_ADDR 1
  411. #define TSEC3_PHY_ADDR 2
  412. #define TSEC4_PHY_ADDR 3
  413. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  414. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  415. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  416. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  417. #define TSEC1_PHYIDX 0
  418. #define TSEC2_PHYIDX 0
  419. #define TSEC3_PHYIDX 0
  420. #define TSEC4_PHYIDX 0
  421. #define CONFIG_ETHPRIME "eTSEC1"
  422. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  423. #endif /* CONFIG_TSEC_ENET */
  424. /*
  425. * Environment
  426. */
  427. #define CONFIG_ENV_IS_IN_FLASH 1
  428. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  429. #define CONFIG_ENV_ADDR 0xfff80000
  430. #else
  431. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  432. #endif
  433. #define CONFIG_ENV_SIZE 0x2000
  434. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  435. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  436. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  437. /*
  438. * Command line configuration.
  439. */
  440. #include <config_cmd_default.h>
  441. #define CONFIG_CMD_IRQ
  442. #define CONFIG_CMD_PING
  443. #define CONFIG_CMD_I2C
  444. #define CONFIG_CMD_MII
  445. #define CONFIG_CMD_ELF
  446. #define CONFIG_CMD_IRQ
  447. #define CONFIG_CMD_SETEXPR
  448. #if defined(CONFIG_PCI)
  449. #define CONFIG_CMD_PCI
  450. #define CONFIG_CMD_BEDBUG
  451. #define CONFIG_CMD_NET
  452. #define CONFIG_CMD_SCSI
  453. #define CONFIG_CMD_EXT2
  454. #endif
  455. #undef CONFIG_WATCHDOG /* watchdog disabled */
  456. /*
  457. * Miscellaneous configurable options
  458. */
  459. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  460. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  461. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  462. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  463. #if defined(CONFIG_CMD_KGDB)
  464. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  465. #else
  466. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  467. #endif
  468. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  469. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  470. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  471. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  472. /*
  473. * For booting Linux, the board info and command line data
  474. * have to be in the first 8 MB of memory, since this is
  475. * the maximum mapped by the Linux kernel during initialization.
  476. */
  477. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  478. /*
  479. * Internal Definitions
  480. *
  481. * Boot Flags
  482. */
  483. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  484. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  485. #if defined(CONFIG_CMD_KGDB)
  486. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  487. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  488. #endif
  489. /*
  490. * Environment Configuration
  491. */
  492. /* The mac addresses for all ethernet interface */
  493. #if defined(CONFIG_TSEC_ENET)
  494. #define CONFIG_HAS_ETH0
  495. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  496. #define CONFIG_HAS_ETH1
  497. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  498. #define CONFIG_HAS_ETH2
  499. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  500. #define CONFIG_HAS_ETH3
  501. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  502. #endif
  503. #define CONFIG_IPADDR 192.168.1.254
  504. #define CONFIG_HOSTNAME unknown
  505. #define CONFIG_ROOTPATH /opt/nfsroot
  506. #define CONFIG_BOOTFILE uImage
  507. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  508. #define CONFIG_SERVERIP 192.168.1.1
  509. #define CONFIG_GATEWAYIP 192.168.1.1
  510. #define CONFIG_NETMASK 255.255.255.0
  511. /* default location for tftp and bootm */
  512. #define CONFIG_LOADADDR 1000000
  513. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  514. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  515. #define CONFIG_BAUDRATE 115200
  516. #define CONFIG_EXTRA_ENV_SETTINGS \
  517. "memctl_intlv_ctl=2\0" \
  518. "netdev=eth0\0" \
  519. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  520. "tftpflash=tftpboot $loadaddr $uboot; " \
  521. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  522. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  523. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  524. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  525. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  526. "consoledev=ttyS0\0" \
  527. "ramdiskaddr=2000000\0" \
  528. "ramdiskfile=8572ds/ramdisk.uboot\0" \
  529. "fdtaddr=c00000\0" \
  530. "fdtfile=8572ds/mpc8572ds.dtb\0" \
  531. "bdev=sda3\0"
  532. #define CONFIG_HDBOOT \
  533. "setenv bootargs root=/dev/$bdev rw " \
  534. "console=$consoledev,$baudrate $othbootargs;" \
  535. "tftp $loadaddr $bootfile;" \
  536. "tftp $fdtaddr $fdtfile;" \
  537. "bootm $loadaddr - $fdtaddr"
  538. #define CONFIG_NFSBOOTCOMMAND \
  539. "setenv bootargs root=/dev/nfs rw " \
  540. "nfsroot=$serverip:$rootpath " \
  541. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  542. "console=$consoledev,$baudrate $othbootargs;" \
  543. "tftp $loadaddr $bootfile;" \
  544. "tftp $fdtaddr $fdtfile;" \
  545. "bootm $loadaddr - $fdtaddr"
  546. #define CONFIG_RAMBOOTCOMMAND \
  547. "setenv bootargs root=/dev/ram rw " \
  548. "console=$consoledev,$baudrate $othbootargs;" \
  549. "tftp $ramdiskaddr $ramdiskfile;" \
  550. "tftp $loadaddr $bootfile;" \
  551. "tftp $fdtaddr $fdtfile;" \
  552. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  553. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  554. #endif /* __CONFIG_H */