ddr.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/mmu.h>
  24. #include <asm/immap_85xx.h>
  25. #include <asm/processor.h>
  26. #include <asm/fsl_ddr_sdram.h>
  27. #include <asm/fsl_ddr_dimm_params.h>
  28. #include <asm/io.h>
  29. #include <asm/fsl_law.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #ifndef CONFIG_SYS_DDR_RAW_TIMING
  32. #define CONFIG_SYS_DRAM_SIZE 1024
  33. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  34. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  35. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  36. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  37. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  38. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  39. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  40. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  41. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  42. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  43. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  44. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  45. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  46. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  47. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  48. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  49. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  50. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  51. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  52. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  53. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  54. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
  55. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  56. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  57. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  58. };
  59. fixed_ddr_parm_t fixed_ddr_parm_0[] = {
  60. {750, 850, &ddr_cfg_regs_800},
  61. {0, 0, NULL}
  62. };
  63. unsigned long get_sdram_size(void)
  64. {
  65. return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DRAM_SIZE);
  66. }
  67. /*
  68. * Fixed sdram init -- doesn't use serial presence detect.
  69. */
  70. phys_size_t fixed_sdram(void)
  71. {
  72. int i;
  73. char buf[32];
  74. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  75. phys_size_t ddr_size;
  76. ulong ddr_freq, ddr_freq_mhz;
  77. ddr_freq = get_ddr_freq(0);
  78. ddr_freq_mhz = ddr_freq / 1000000;
  79. printf("Configuring DDR for %s MT/s data rate\n",
  80. strmhz(buf, ddr_freq));
  81. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  82. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  83. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  84. memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
  85. sizeof(ddr_cfg_regs));
  86. break;
  87. }
  88. }
  89. if (fixed_ddr_parm_0[i].max_freq == 0) {
  90. panic("Unsupported DDR data rate %s MT/s data rate\n",
  91. strmhz(buf, ddr_freq));
  92. }
  93. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  94. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  95. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
  96. LAW_TRGT_IF_DDR_1) < 0) {
  97. printf("ERROR setting Local Access Windows for DDR\n");
  98. return 0;
  99. }
  100. return ddr_size;
  101. }
  102. #else /* CONFIG_SYS_DDR_RAW_TIMING */
  103. /* Micron MT41J256M8HX-15E */
  104. dimm_params_t ddr_raw_timing = {
  105. .n_ranks = 1,
  106. .rank_density = 1073741824u,
  107. .capacity = 1073741824u,
  108. .primary_sdram_width = 32,
  109. .ec_sdram_width = 0,
  110. .registered_dimm = 0,
  111. .mirrored_dimm = 0,
  112. .n_row_addr = 15,
  113. .n_col_addr = 10,
  114. .n_banks_per_sdram_device = 8,
  115. .edc_config = 0,
  116. .burst_lengths_bitmask = 0x0c,
  117. .tCKmin_X_ps = 1870,
  118. .caslat_X = 0x1e << 4, /* 5,6,7,8 */
  119. .tAA_ps = 13125,
  120. .tWR_ps = 15000,
  121. .tRCD_ps = 13125,
  122. .tRRD_ps = 7500,
  123. .tRP_ps = 13125,
  124. .tRAS_ps = 37500,
  125. .tRC_ps = 50625,
  126. .tRFC_ps = 160000,
  127. .tWTR_ps = 7500,
  128. .tRTP_ps = 7500,
  129. .refresh_rate_ps = 7800000,
  130. .tFAW_ps = 37500,
  131. };
  132. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  133. unsigned int controller_number,
  134. unsigned int dimm_number)
  135. {
  136. const char dimm_model[] = "Fixed DDR on board";
  137. if ((controller_number == 0) && (dimm_number == 0)) {
  138. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  139. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  140. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  141. }
  142. return 0;
  143. }
  144. void fsl_ddr_board_options(memctl_options_t *popts,
  145. dimm_params_t *pdimm,
  146. unsigned int ctrl_num)
  147. {
  148. int i;
  149. popts->clk_adjust = 6;
  150. popts->cpo_override = 0x1f;
  151. popts->write_data_delay = 2;
  152. popts->half_strength_driver_enable = 1;
  153. /* Write leveling override */
  154. popts->wrlvl_en = 1;
  155. popts->wrlvl_override = 1;
  156. popts->wrlvl_sample = 0xf;
  157. popts->wrlvl_start = 0x8;
  158. popts->trwt_override = 1;
  159. popts->trwt = 0;
  160. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  161. popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
  162. popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
  163. }
  164. }
  165. #endif /* CONFIG_SYS_DDR_RAW_TIMING */