initcode.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * initcode.c - Initialize the processor. This is usually entails things
  3. * like external memory, voltage regulators, etc... Note that this file
  4. * cannot make any function calls as it may be executed all by itself by
  5. * the Blackfin's bootrom in LDR format.
  6. *
  7. * Copyright (c) 2004-2008 Analog Devices Inc.
  8. *
  9. * Licensed under the GPL-2 or later.
  10. */
  11. #define BFIN_IN_INITCODE
  12. #include <config.h>
  13. #include <asm/blackfin.h>
  14. #include <asm/mach-common/bits/bootrom.h>
  15. #include <asm/mach-common/bits/core.h>
  16. #include <asm/mach-common/bits/ebiu.h>
  17. #include <asm/mach-common/bits/pll.h>
  18. #include <asm/mach-common/bits/uart.h>
  19. #include "serial.h"
  20. __attribute__((always_inline))
  21. static inline void serial_init(void)
  22. {
  23. #ifdef __ADSPBF54x__
  24. # ifdef BFIN_BOOT_UART_USE_RTS
  25. # define BFIN_UART_USE_RTS 1
  26. # else
  27. # define BFIN_UART_USE_RTS 0
  28. # endif
  29. if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
  30. size_t i;
  31. /* force RTS rather than relying on auto RTS */
  32. bfin_write_UART1_MCR(bfin_read_UART1_MCR() | FCPOL);
  33. /* Wait for the line to clear up. We cannot rely on UART
  34. * registers as none of them reflect the status of the RSR.
  35. * Instead, we'll sleep for ~10 bit times at 9600 baud.
  36. * We can precalc things here by assuming boot values for
  37. * PLL rather than loading registers and calculating.
  38. * baud = SCLK / (16 ^ (1 - EDBO) * Divisor)
  39. * EDB0 = 0
  40. * Divisor = (SCLK / baud) / 16
  41. * SCLK = baud * 16 * Divisor
  42. * SCLK = (0x14 * CONFIG_CLKIN_HZ) / 5
  43. * CCLK = (16 * Divisor * 5) * (9600 / 10)
  44. * In reality, this will probably be just about 1 second delay,
  45. * so assuming 9600 baud is OK (both as a very low and too high
  46. * speed as this will buffer things enough).
  47. */
  48. #define _NUMBITS (10) /* how many bits to delay */
  49. #define _LOWBAUD (9600) /* low baud rate */
  50. #define _SCLK ((0x14 * CONFIG_CLKIN_HZ) / 5) /* SCLK based on PLL */
  51. #define _DIVISOR ((_SCLK / _LOWBAUD) / 16) /* UART DLL/DLH */
  52. #define _NUMINS (3) /* how many instructions in loop */
  53. #define _CCLK (((16 * _DIVISOR * 5) * (_LOWBAUD / _NUMBITS)) / _NUMINS)
  54. i = _CCLK;
  55. while (i--)
  56. asm volatile("" : : : "memory");
  57. }
  58. #endif
  59. if (BFIN_DEBUG_EARLY_SERIAL) {
  60. int ucen = *pUART_GCTL & UCEN;
  61. serial_early_init();
  62. /* If the UART is off, that means we need to program
  63. * the baud rate ourselves initially.
  64. */
  65. if (ucen != UCEN)
  66. serial_early_set_baud(CONFIG_BAUDRATE);
  67. }
  68. }
  69. __attribute__((always_inline))
  70. static inline void serial_deinit(void)
  71. {
  72. #ifdef __ADSPBF54x__
  73. if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
  74. /* clear forced RTS rather than relying on auto RTS */
  75. bfin_write_UART1_MCR(bfin_read_UART1_MCR() & ~FCPOL);
  76. }
  77. #endif
  78. }
  79. __attribute__((always_inline))
  80. static inline void serial_putc(char c)
  81. {
  82. if (!BFIN_DEBUG_EARLY_SERIAL)
  83. return;
  84. if (c == '\n')
  85. serial_putc('\r');
  86. *pUART_THR = c;
  87. while (!(*pUART_LSR & TEMT))
  88. continue;
  89. }
  90. /* Max SCLK can be 133MHz ... dividing that by (2*4) gives
  91. * us a freq of 16MHz for SPI which should generally be
  92. * slow enough for the slow reads the bootrom uses.
  93. */
  94. #if !defined(CONFIG_SPI_FLASH_SLOW_READ) && \
  95. ((defined(__ADSPBF52x__) && __SILICON_REVISION__ >= 2) || \
  96. (defined(__ADSPBF54x__) && __SILICON_REVISION__ >= 1))
  97. # define BOOTROM_SUPPORTS_SPI_FAST_READ 1
  98. #else
  99. # define BOOTROM_SUPPORTS_SPI_FAST_READ 0
  100. #endif
  101. #ifndef CONFIG_SPI_BAUD_INITBLOCK
  102. # define CONFIG_SPI_BAUD_INITBLOCK (BOOTROM_SUPPORTS_SPI_FAST_READ ? 2 : 4)
  103. #endif
  104. #ifdef SPI0_BAUD
  105. # define bfin_write_SPI_BAUD bfin_write_SPI0_BAUD
  106. #endif
  107. /* PLL_DIV defines */
  108. #ifndef CONFIG_PLL_DIV_VAL
  109. # if (CONFIG_CCLK_DIV == 1)
  110. # define CONFIG_CCLK_ACT_DIV CCLK_DIV1
  111. # elif (CONFIG_CCLK_DIV == 2)
  112. # define CONFIG_CCLK_ACT_DIV CCLK_DIV2
  113. # elif (CONFIG_CCLK_DIV == 4)
  114. # define CONFIG_CCLK_ACT_DIV CCLK_DIV4
  115. # elif (CONFIG_CCLK_DIV == 8)
  116. # define CONFIG_CCLK_ACT_DIV CCLK_DIV8
  117. # else
  118. # define CONFIG_CCLK_ACT_DIV CONFIG_CCLK_DIV_not_defined_properly
  119. # endif
  120. # define CONFIG_PLL_DIV_VAL (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV)
  121. #endif
  122. #ifndef CONFIG_PLL_LOCKCNT_VAL
  123. # define CONFIG_PLL_LOCKCNT_VAL 0x0300
  124. #endif
  125. #ifndef CONFIG_PLL_CTL_VAL
  126. # define CONFIG_PLL_CTL_VAL (SPORT_HYST | (CONFIG_VCO_MULT << 9) | CONFIG_CLKIN_HALF)
  127. #endif
  128. #ifndef CONFIG_EBIU_RSTCTL_VAL
  129. # define CONFIG_EBIU_RSTCTL_VAL 0 /* only MDDRENABLE is useful */
  130. #endif
  131. #if ((CONFIG_EBIU_RSTCTL_VAL & 0xFFFFFFC4) != 0)
  132. # error invalid EBIU_RSTCTL value: must not set reserved bits
  133. #endif
  134. #ifndef CONFIG_EBIU_MBSCTL_VAL
  135. # define CONFIG_EBIU_MBSCTL_VAL 0
  136. #endif
  137. #if defined(CONFIG_EBIU_DDRQUE_VAL) && ((CONFIG_EBIU_DDRQUE_VAL & 0xFFFF8000) != 0)
  138. # error invalid EBIU_DDRQUE value: must not set reserved bits
  139. #endif
  140. /* Make sure our voltage value is sane so we don't blow up! */
  141. #ifndef CONFIG_VR_CTL_VAL
  142. # define BFIN_CCLK ((CONFIG_CLKIN_HZ * CONFIG_VCO_MULT) / CONFIG_CCLK_DIV)
  143. # if defined(__ADSPBF533__) || defined(__ADSPBF532__) || defined(__ADSPBF531__)
  144. # define CCLK_VLEV_120 400000000
  145. # define CCLK_VLEV_125 533000000
  146. # elif defined(__ADSPBF537__) || defined(__ADSPBF536__) || defined(__ADSPBF534__)
  147. # define CCLK_VLEV_120 401000000
  148. # define CCLK_VLEV_125 401000000
  149. # elif defined(__ADSPBF561__)
  150. # define CCLK_VLEV_120 300000000
  151. # define CCLK_VLEV_125 501000000
  152. # endif
  153. # if BFIN_CCLK < CCLK_VLEV_120
  154. # define CONFIG_VR_CTL_VLEV VLEV_120
  155. # elif BFIN_CCLK < CCLK_VLEV_125
  156. # define CONFIG_VR_CTL_VLEV VLEV_125
  157. # else
  158. # define CONFIG_VR_CTL_VLEV VLEV_130
  159. # endif
  160. # if defined(__ADSPBF52x__) /* TBD; use default */
  161. # undef CONFIG_VR_CTL_VLEV
  162. # define CONFIG_VR_CTL_VLEV VLEV_110
  163. # elif defined(__ADSPBF54x__) /* TBD; use default */
  164. # undef CONFIG_VR_CTL_VLEV
  165. # define CONFIG_VR_CTL_VLEV VLEV_120
  166. # elif defined(__ADSPBF538__) || defined(__ADSPBF539__) /* TBD; use default */
  167. # undef CONFIG_VR_CTL_VLEV
  168. # define CONFIG_VR_CTL_VLEV VLEV_125
  169. # endif
  170. # ifdef CONFIG_BFIN_MAC
  171. # define CONFIG_VR_CTL_CLKBUF CLKBUFOE
  172. # else
  173. # define CONFIG_VR_CTL_CLKBUF 0
  174. # endif
  175. # if defined(__ADSPBF52x__)
  176. # define CONFIG_VR_CTL_FREQ FREQ_1000
  177. # else
  178. # define CONFIG_VR_CTL_FREQ (GAIN_20 | FREQ_1000)
  179. # endif
  180. # define CONFIG_VR_CTL_VAL (CONFIG_VR_CTL_CLKBUF | CONFIG_VR_CTL_VLEV | CONFIG_VR_CTL_FREQ)
  181. #endif
  182. /* some parts do not have an on-chip voltage regulator */
  183. #if defined(__ADSPBF51x__)
  184. # define CONFIG_HAS_VR 0
  185. # undef CONFIG_VR_CTL_VAL
  186. # define CONFIG_VR_CTL_VAL 0
  187. #else
  188. # define CONFIG_HAS_VR 1
  189. #endif
  190. #if CONFIG_MEM_SIZE
  191. #ifndef EBIU_RSTCTL
  192. /* Blackfin with SDRAM */
  193. #ifndef CONFIG_EBIU_SDBCTL_VAL
  194. # if CONFIG_MEM_SIZE == 16
  195. # define CONFIG_EBSZ_VAL EBSZ_16
  196. # elif CONFIG_MEM_SIZE == 32
  197. # define CONFIG_EBSZ_VAL EBSZ_32
  198. # elif CONFIG_MEM_SIZE == 64
  199. # define CONFIG_EBSZ_VAL EBSZ_64
  200. # elif CONFIG_MEM_SIZE == 128
  201. # define CONFIG_EBSZ_VAL EBSZ_128
  202. # elif CONFIG_MEM_SIZE == 256
  203. # define CONFIG_EBSZ_VAL EBSZ_256
  204. # elif CONFIG_MEM_SIZE == 512
  205. # define CONFIG_EBSZ_VAL EBSZ_512
  206. # else
  207. # error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_SIZE
  208. # endif
  209. # if CONFIG_MEM_ADD_WDTH == 8
  210. # define CONFIG_EBCAW_VAL EBCAW_8
  211. # elif CONFIG_MEM_ADD_WDTH == 9
  212. # define CONFIG_EBCAW_VAL EBCAW_9
  213. # elif CONFIG_MEM_ADD_WDTH == 10
  214. # define CONFIG_EBCAW_VAL EBCAW_10
  215. # elif CONFIG_MEM_ADD_WDTH == 11
  216. # define CONFIG_EBCAW_VAL EBCAW_11
  217. # else
  218. # error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_ADD_WDTH
  219. # endif
  220. # define CONFIG_EBIU_SDBCTL_VAL (CONFIG_EBCAW_VAL | CONFIG_EBSZ_VAL | EBE)
  221. #endif
  222. #endif
  223. #endif
  224. /* Conflicting Column Address Widths Causes SDRAM Errors:
  225. * EB2CAW and EB3CAW must be the same
  226. */
  227. #if ANOMALY_05000362
  228. # if ((CONFIG_EBIU_SDBCTL_VAL & 0x30000000) >> 8) != (CONFIG_EBIU_SDBCTL_VAL & 0x00300000)
  229. # error "Anomaly 05000362: EB2CAW and EB3CAW must be the same"
  230. # endif
  231. #endif
  232. __attribute__((always_inline)) static inline void
  233. program_early_devices(ADI_BOOT_DATA *bs, uint *sdivB, uint *divB, uint *vcoB)
  234. {
  235. serial_putc('a');
  236. /* Save the clock pieces that are used in baud rate calculation */
  237. if (BFIN_DEBUG_EARLY_SERIAL || CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
  238. serial_putc('b');
  239. *sdivB = bfin_read_PLL_DIV() & 0xf;
  240. *vcoB = (bfin_read_PLL_CTL() >> 9) & 0x3f;
  241. *divB = serial_early_get_div();
  242. serial_putc('c');
  243. }
  244. serial_putc('d');
  245. #ifdef CONFIG_HW_WATCHDOG
  246. # ifndef CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE
  247. # define CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE 20000
  248. # endif
  249. /* Program the watchdog with an initial timeout of ~20 seconds.
  250. * Hopefully that should be long enough to load the u-boot LDR
  251. * (from wherever) and then the common u-boot code can take over.
  252. * In bypass mode, the start.S would have already set a much lower
  253. * timeout, so don't clobber that.
  254. */
  255. if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS) {
  256. serial_putc('e');
  257. bfin_write_WDOG_CNT(MSEC_TO_SCLK(CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE));
  258. bfin_write_WDOG_CTL(0);
  259. serial_putc('f');
  260. }
  261. #endif
  262. serial_putc('g');
  263. /* Blackfin bootroms use the SPI slow read opcode instead of the SPI
  264. * fast read, so we need to slow down the SPI clock a lot more during
  265. * boot. Once we switch over to u-boot's SPI flash driver, we'll
  266. * increase the speed appropriately.
  267. */
  268. if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER) {
  269. serial_putc('h');
  270. if (BOOTROM_SUPPORTS_SPI_FAST_READ && CONFIG_SPI_BAUD_INITBLOCK < 4)
  271. bs->dFlags |= BFLAG_FASTREAD;
  272. bfin_write_SPI_BAUD(CONFIG_SPI_BAUD_INITBLOCK);
  273. serial_putc('i');
  274. }
  275. serial_putc('j');
  276. }
  277. __attribute__((always_inline)) static inline bool
  278. maybe_self_refresh(ADI_BOOT_DATA *bs)
  279. {
  280. serial_putc('a');
  281. if (!CONFIG_MEM_SIZE)
  282. return false;
  283. /* If external memory is enabled, put it into self refresh first. */
  284. #ifdef EBIU_RSTCTL
  285. if (bfin_read_EBIU_RSTCTL() & DDR_SRESET) {
  286. serial_putc('b');
  287. bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | SRREQ);
  288. return true;
  289. }
  290. #else
  291. if (bfin_read_EBIU_SDBCTL() & EBE) {
  292. serial_putc('b');
  293. bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() | SRFS);
  294. return true;
  295. }
  296. #endif
  297. serial_putc('c');
  298. return false;
  299. }
  300. __attribute__((always_inline)) static inline u16
  301. program_clocks(ADI_BOOT_DATA *bs, bool put_into_srfs)
  302. {
  303. u16 vr_ctl;
  304. serial_putc('a');
  305. vr_ctl = bfin_read_VR_CTL();
  306. serial_putc('b');
  307. /* If we're entering self refresh, make sure it has happened. */
  308. if (put_into_srfs)
  309. #ifdef EBIU_RSTCTL
  310. while (!(bfin_read_EBIU_RSTCTL() & SRACK))
  311. #else
  312. while (!(bfin_read_EBIU_SDSTAT() & SDSRA))
  313. #endif
  314. continue;
  315. serial_putc('c');
  316. /* With newer bootroms, we use the helper function to set up
  317. * the memory controller. Older bootroms lacks such helpers
  318. * so we do it ourselves.
  319. */
  320. if (!ANOMALY_05000386) {
  321. serial_putc('d');
  322. /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
  323. ADI_SYSCTRL_VALUES memory_settings;
  324. uint32_t actions = SYSCTRL_WRITE | SYSCTRL_PLLCTL | SYSCTRL_PLLDIV | SYSCTRL_LOCKCNT;
  325. if (CONFIG_HAS_VR) {
  326. actions |= SYSCTRL_VRCTL;
  327. if (CONFIG_VR_CTL_VAL & FREQ_MASK)
  328. actions |= SYSCTRL_INTVOLTAGE;
  329. else
  330. actions |= SYSCTRL_EXTVOLTAGE;
  331. memory_settings.uwVrCtl = CONFIG_VR_CTL_VAL;
  332. } else
  333. actions |= SYSCTRL_EXTVOLTAGE;
  334. memory_settings.uwPllCtl = CONFIG_PLL_CTL_VAL;
  335. memory_settings.uwPllDiv = CONFIG_PLL_DIV_VAL;
  336. memory_settings.uwPllLockCnt = CONFIG_PLL_LOCKCNT_VAL;
  337. #if ANOMALY_05000432
  338. bfin_write_SIC_IWR1(0);
  339. #endif
  340. serial_putc('e');
  341. bfrom_SysControl(actions, &memory_settings, NULL);
  342. serial_putc('f');
  343. #if ANOMALY_05000432
  344. bfin_write_SIC_IWR1(-1);
  345. #endif
  346. #if ANOMALY_05000171
  347. bfin_write_SICA_IWR0(-1);
  348. bfin_write_SICA_IWR1(-1);
  349. #endif
  350. serial_putc('g');
  351. } else {
  352. serial_putc('h');
  353. /* Disable all peripheral wakeups except for the PLL event. */
  354. #ifdef SIC_IWR0
  355. bfin_write_SIC_IWR0(1);
  356. bfin_write_SIC_IWR1(0);
  357. # ifdef SIC_IWR2
  358. bfin_write_SIC_IWR2(0);
  359. # endif
  360. #elif defined(SICA_IWR0)
  361. bfin_write_SICA_IWR0(1);
  362. bfin_write_SICA_IWR1(0);
  363. #else
  364. bfin_write_SIC_IWR(1);
  365. #endif
  366. serial_putc('i');
  367. /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
  368. bfin_write_PLL_LOCKCNT(CONFIG_PLL_LOCKCNT_VAL);
  369. serial_putc('j');
  370. /* Only reprogram when needed to avoid triggering unnecessary
  371. * PLL relock sequences.
  372. */
  373. if (vr_ctl != CONFIG_VR_CTL_VAL) {
  374. serial_putc('?');
  375. bfin_write_VR_CTL(CONFIG_VR_CTL_VAL);
  376. asm("idle;");
  377. serial_putc('!');
  378. }
  379. serial_putc('k');
  380. bfin_write_PLL_DIV(CONFIG_PLL_DIV_VAL);
  381. serial_putc('l');
  382. /* Only reprogram when needed to avoid triggering unnecessary
  383. * PLL relock sequences.
  384. */
  385. if (ANOMALY_05000242 || bfin_read_PLL_CTL() != CONFIG_PLL_CTL_VAL) {
  386. serial_putc('?');
  387. bfin_write_PLL_CTL(CONFIG_PLL_CTL_VAL);
  388. asm("idle;");
  389. serial_putc('!');
  390. }
  391. serial_putc('m');
  392. /* Restore all peripheral wakeups. */
  393. #ifdef SIC_IWR0
  394. bfin_write_SIC_IWR0(-1);
  395. bfin_write_SIC_IWR1(-1);
  396. # ifdef SIC_IWR2
  397. bfin_write_SIC_IWR2(-1);
  398. # endif
  399. #elif defined(SICA_IWR0)
  400. bfin_write_SICA_IWR0(-1);
  401. bfin_write_SICA_IWR1(-1);
  402. #else
  403. bfin_write_SIC_IWR(-1);
  404. #endif
  405. serial_putc('n');
  406. }
  407. serial_putc('o');
  408. return vr_ctl;
  409. }
  410. __attribute__((always_inline)) static inline void
  411. update_serial_clocks(ADI_BOOT_DATA *bs, uint sdivB, uint divB, uint vcoB)
  412. {
  413. serial_putc('a');
  414. /* Since we've changed the SCLK above, we may need to update
  415. * the UART divisors (UART baud rates are based on SCLK).
  416. * Do the division by hand as there are no native instructions
  417. * for dividing which means we'd generate a libgcc reference.
  418. */
  419. if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
  420. serial_putc('b');
  421. unsigned int sdivR, vcoR;
  422. sdivR = bfin_read_PLL_DIV() & 0xf;
  423. vcoR = (bfin_read_PLL_CTL() >> 9) & 0x3f;
  424. int dividend = sdivB * divB * vcoR;
  425. int divisor = vcoB * sdivR;
  426. unsigned int quotient;
  427. for (quotient = 0; dividend > 0; ++quotient)
  428. dividend -= divisor;
  429. serial_early_put_div(quotient - ANOMALY_05000230);
  430. serial_putc('c');
  431. }
  432. serial_putc('d');
  433. }
  434. __attribute__((always_inline)) static inline void
  435. program_memory_controller(ADI_BOOT_DATA *bs, bool put_into_srfs)
  436. {
  437. serial_putc('a');
  438. if (!CONFIG_MEM_SIZE)
  439. return;
  440. serial_putc('b');
  441. /* Program the external memory controller before we come out of
  442. * self-refresh. This only works with our SDRAM controller.
  443. */
  444. #ifndef EBIU_RSTCTL
  445. # ifdef CONFIG_EBIU_SDRRC_VAL
  446. bfin_write_EBIU_SDRRC(CONFIG_EBIU_SDRRC_VAL);
  447. # endif
  448. # ifdef CONFIG_EBIU_SDBCTL_VAL
  449. bfin_write_EBIU_SDBCTL(CONFIG_EBIU_SDBCTL_VAL);
  450. # endif
  451. # ifdef CONFIG_EBIU_SDGCTL_VAL
  452. bfin_write_EBIU_SDGCTL(CONFIG_EBIU_SDGCTL_VAL);
  453. # endif
  454. #endif
  455. serial_putc('c');
  456. /* Now that we've reprogrammed, take things out of self refresh. */
  457. if (put_into_srfs)
  458. #ifdef EBIU_RSTCTL
  459. bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() & ~(SRREQ));
  460. #else
  461. bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() & ~(SRFS));
  462. #endif
  463. serial_putc('d');
  464. /* Our DDR controller sucks and cannot be programmed while in
  465. * self-refresh. So we have to pull it out before programming.
  466. */
  467. #ifdef EBIU_RSTCTL
  468. # ifdef CONFIG_EBIU_RSTCTL_VAL
  469. bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | 0x1 /*DDRSRESET*/ | CONFIG_EBIU_RSTCTL_VAL);
  470. # endif
  471. # ifdef CONFIG_EBIU_DDRCTL0_VAL
  472. bfin_write_EBIU_DDRCTL0(CONFIG_EBIU_DDRCTL0_VAL);
  473. # endif
  474. # ifdef CONFIG_EBIU_DDRCTL1_VAL
  475. bfin_write_EBIU_DDRCTL1(CONFIG_EBIU_DDRCTL1_VAL);
  476. # endif
  477. # ifdef CONFIG_EBIU_DDRCTL2_VAL
  478. bfin_write_EBIU_DDRCTL2(CONFIG_EBIU_DDRCTL2_VAL);
  479. # endif
  480. # ifdef CONFIG_EBIU_DDRCTL3_VAL
  481. /* default is disable, so don't need to force this */
  482. bfin_write_EBIU_DDRCTL3(CONFIG_EBIU_DDRCTL3_VAL);
  483. # endif
  484. # ifdef CONFIG_EBIU_DDRQUE_VAL
  485. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE() | CONFIG_EBIU_DDRQUE_VAL);
  486. # endif
  487. #endif
  488. serial_putc('e');
  489. }
  490. __attribute__((always_inline)) static inline void
  491. check_hibernation(ADI_BOOT_DATA *bs, u16 vr_ctl, bool put_into_srfs)
  492. {
  493. serial_putc('a');
  494. if (!CONFIG_MEM_SIZE)
  495. return;
  496. serial_putc('b');
  497. /* Are we coming out of hibernate (suspend to memory) ?
  498. * The memory layout is:
  499. * 0x0: hibernate magic for anomaly 307 (0xDEADBEEF)
  500. * 0x4: return address
  501. * 0x8: stack pointer
  502. *
  503. * SCKELOW is unreliable on older parts (anomaly 307)
  504. */
  505. if (ANOMALY_05000307 || vr_ctl & 0x8000) {
  506. uint32_t *hibernate_magic = 0;
  507. __builtin_bfin_ssync(); /* make sure memory controller is done */
  508. if (hibernate_magic[0] == 0xDEADBEEF) {
  509. serial_putc('c');
  510. bfin_write_EVT15(hibernate_magic[1]);
  511. bfin_write_IMASK(EVT_IVG15);
  512. __asm__ __volatile__ (
  513. /* load reti early to avoid anomaly 281 */
  514. "reti = %0;"
  515. /* clear hibernate magic */
  516. "[%0] = %1;"
  517. /* load stack pointer */
  518. "SP = [%0 + 8];"
  519. /* lower ourselves from reset ivg to ivg15 */
  520. "raise 15;"
  521. "rti;"
  522. :
  523. : "p"(hibernate_magic), "d"(0x2000 /* jump.s 0 */)
  524. );
  525. }
  526. serial_putc('d');
  527. }
  528. serial_putc('e');
  529. }
  530. __attribute__((always_inline)) static inline void
  531. program_async_controller(ADI_BOOT_DATA *bs)
  532. {
  533. serial_putc('a');
  534. /* Program the async banks controller. */
  535. bfin_write_EBIU_AMBCTL0(CONFIG_EBIU_AMBCTL0_VAL);
  536. bfin_write_EBIU_AMBCTL1(CONFIG_EBIU_AMBCTL1_VAL);
  537. bfin_write_EBIU_AMGCTL(CONFIG_EBIU_AMGCTL_VAL);
  538. serial_putc('b');
  539. /* Not all parts have these additional MMRs. */
  540. #ifdef EBIU_MODE
  541. # ifdef CONFIG_EBIU_MBSCTL_VAL
  542. bfin_write_EBIU_MBSCTL(CONFIG_EBIU_MBSCTL_VAL);
  543. # endif
  544. # ifdef CONFIG_EBIU_MODE_VAL
  545. bfin_write_EBIU_MODE(CONFIG_EBIU_MODE_VAL);
  546. # endif
  547. # ifdef CONFIG_EBIU_FCTL_VAL
  548. bfin_write_EBIU_FCTL(CONFIG_EBIU_FCTL_VAL);
  549. # endif
  550. #endif
  551. serial_putc('c');
  552. }
  553. BOOTROM_CALLED_FUNC_ATTR
  554. void initcode(ADI_BOOT_DATA *bs)
  555. {
  556. ADI_BOOT_DATA bootstruct_scratch;
  557. serial_init();
  558. serial_putc('A');
  559. /* If the bootstruct is NULL, then it's because we're loading
  560. * dynamically and not via LDR (bootrom). So set the struct to
  561. * some scratch space.
  562. */
  563. if (!bs)
  564. bs = &bootstruct_scratch;
  565. serial_putc('B');
  566. bool put_into_srfs = maybe_self_refresh(bs);
  567. serial_putc('C');
  568. uint sdivB, divB, vcoB;
  569. program_early_devices(bs, &sdivB, &divB, &vcoB);
  570. serial_putc('D');
  571. u16 vr_ctl = program_clocks(bs, put_into_srfs);
  572. serial_putc('E');
  573. update_serial_clocks(bs, sdivB, divB, vcoB);
  574. serial_putc('F');
  575. program_memory_controller(bs, put_into_srfs);
  576. serial_putc('G');
  577. check_hibernation(bs, vr_ctl, put_into_srfs);
  578. serial_putc('H');
  579. program_async_controller(bs);
  580. #ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
  581. serial_putc('I');
  582. /* tell the bootrom where our entry point is */
  583. if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS)
  584. bfin_write_EVT1(CONFIG_SYS_MONITOR_BASE);
  585. #endif
  586. serial_putc('>');
  587. serial_putc('\n');
  588. serial_deinit();
  589. }