logodl.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * (C) Copyright 2003
  3. * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
  4. *
  5. * Configuration for the Logotronic DL board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * include/configs/logodl.h - configuration options, board specific
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  35. #define CONFIG_GEALOG 1 /* on a Logotronic GEALOG SG board */
  36. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  37. /* for timer/console/ethernet */
  38. /*
  39. * Hardware drivers
  40. */
  41. /*
  42. * select serial console configuration
  43. */
  44. #define CONFIG_FFUART 1 /* we use FFUART */
  45. /* allow to overwrite serial and ethaddr */
  46. #define CONFIG_ENV_OVERWRITE
  47. #define CONFIG_BAUDRATE 19200
  48. #undef CONFIG_MISC_INIT_R /* FIXME: misc_init_r() missing */
  49. /*
  50. * BOOTP options
  51. */
  52. #define CONFIG_BOOTP_BOOTFILESIZE
  53. #define CONFIG_BOOTP_BOOTPATH
  54. #define CONFIG_BOOTP_GATEWAY
  55. #define CONFIG_BOOTP_HOSTNAME
  56. /*
  57. * Command line configuration.
  58. */
  59. #define CONFIG_CMD_ASKENV
  60. #define CONFIG_CMD_ECHO
  61. #define CONFIG_CMD_SAVEENV
  62. #define CONFIG_CMD_FLASH
  63. #define CONFIG_CMD_MEMORY
  64. #define CONFIG_CMD_RUN
  65. #define CONFIG_BOOTDELAY 3
  66. /* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */
  67. #define CONFIG_BOOTARGS "console=ttyS0,19200"
  68. #define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
  69. #define CONFIG_NETMASK 255.255.255.0
  70. #define CONFIG_IPADDR 192.168.1.56
  71. #define CONFIG_SERVERIP 192.168.1.2
  72. #define CONFIG_BOOTCOMMAND "bootm 0x40000"
  73. #define CONFIG_SHOW_BOOT_PROGRESS
  74. #define CONFIG_CMDLINE_TAG 1
  75. /*
  76. * Miscellaneous configurable options
  77. */
  78. /*
  79. * Size of malloc() pool; this lives below the uppermost 128 KiB which are
  80. * used for the RAM copy of the uboot code
  81. *
  82. */
  83. #define CONFIG_SYS_MALLOC_LEN (256*1024)
  84. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  85. #define CONFIG_SYS_PROMPT "uboot> " /* Monitor Command Prompt */
  86. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  87. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  88. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  89. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  90. #define CONFIG_SYS_MEMTEST_START 0x08000000 /* memtest works on */
  91. #define CONFIG_SYS_MEMTEST_END 0x0800ffff /* 64 KiB */
  92. #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
  93. #define CONFIG_SYS_LOAD_ADDR 0x08000000 /* load kernel to this address */
  94. #define CONFIG_SYS_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  95. /* RS: the oscillator is actually 3680130?? */
  96. #define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  97. /* 0101000001 */
  98. /* ^^^^^ Memory Speed 99.53 MHz */
  99. /* ^^ Run Mode Speed = 2x Mem Speed */
  100. /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
  101. #define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128 KiB */
  102. /* valid baudrates */
  103. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  104. /*
  105. * SMSC91C111 Network Card
  106. */
  107. #if 0
  108. #define CONFIG_DRIVER_SMC91111 1
  109. #define CONFIG_SMC91111_BASE 0x10000000 /* chip select 4 */
  110. #undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */
  111. #undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
  112. #undef CONFIG_SHOW_ACTIVITY
  113. #define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
  114. #endif
  115. /*
  116. * Stack sizes
  117. *
  118. * The stack sizes are set up in start.S using the settings below
  119. */
  120. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  121. #ifdef CONFIG_USE_IRQ
  122. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  123. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  124. #endif
  125. /*
  126. * Physical Memory Map
  127. */
  128. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of RAM */
  129. #define PHYS_SDRAM_1 0x08000000 /* SRAM Bank #1 */
  130. #define PHYS_SDRAM_1_SIZE (4*1024*1024) /* 4 MB */
  131. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  132. #define PHYS_FLASH_2 0x01000000 /* Flash Bank #2 */
  133. #define PHYS_FLASH_SIZE (32*1024*1024) /* 32 MB */
  134. #define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1 /* RAM starts here */
  135. #define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
  136. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  137. /*
  138. * GPIO settings
  139. *
  140. * GP?? == FOOBAR is 0/1
  141. */
  142. #define _BIT0 0x00000001
  143. #define _BIT1 0x00000002
  144. #define _BIT2 0x00000004
  145. #define _BIT3 0x00000008
  146. #define _BIT4 0x00000010
  147. #define _BIT5 0x00000020
  148. #define _BIT6 0x00000040
  149. #define _BIT7 0x00000080
  150. #define _BIT8 0x00000100
  151. #define _BIT9 0x00000200
  152. #define _BIT10 0x00000400
  153. #define _BIT11 0x00000800
  154. #define _BIT12 0x00001000
  155. #define _BIT13 0x00002000
  156. #define _BIT14 0x00004000
  157. #define _BIT15 0x00008000
  158. #define _BIT16 0x00010000
  159. #define _BIT17 0x00020000
  160. #define _BIT18 0x00040000
  161. #define _BIT19 0x00080000
  162. #define _BIT20 0x00100000
  163. #define _BIT21 0x00200000
  164. #define _BIT22 0x00400000
  165. #define _BIT23 0x00800000
  166. #define _BIT24 0x01000000
  167. #define _BIT25 0x02000000
  168. #define _BIT26 0x04000000
  169. #define _BIT27 0x08000000
  170. #define _BIT28 0x10000000
  171. #define _BIT29 0x20000000
  172. #define _BIT30 0x40000000
  173. #define _BIT31 0x80000000
  174. #define CONFIG_SYS_LED_A_BIT (_BIT18)
  175. #define CONFIG_SYS_LED_A_SR GPSR0
  176. #define CONFIG_SYS_LED_A_CR GPCR0
  177. #define CONFIG_SYS_LED_B_BIT (_BIT16)
  178. #define CONFIG_SYS_LED_B_SR GPSR1
  179. #define CONFIG_SYS_LED_B_CR GPCR1
  180. /* LED A: off, LED B: off */
  181. #define CONFIG_SYS_GPSR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT18)
  182. #define CONFIG_SYS_GPSR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
  183. #define CONFIG_SYS_GPSR2_VAL (_BIT14+_BIT15+_BIT16)
  184. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  185. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  186. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  187. #define CONFIG_SYS_GPDR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT17+_BIT18)
  188. #define CONFIG_SYS_GPDR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
  189. #define CONFIG_SYS_GPDR2_VAL (_BIT14+_BIT15+_BIT16)
  190. #define CONFIG_SYS_GAFR0_L_VAL (_BIT22+_BIT24+_BIT31)
  191. #define CONFIG_SYS_GAFR0_U_VAL (_BIT15+_BIT17+_BIT19+\
  192. _BIT20+_BIT22+_BIT24+_BIT26+_BIT29+_BIT31)
  193. #define CONFIG_SYS_GAFR1_L_VAL (_BIT3+_BIT4+_BIT6+_BIT8+_BIT10+_BIT12+_BIT15+_BIT17+_BIT19+\
  194. _BIT20+_BIT23+_BIT24+_BIT27+_BIT28+_BIT31)
  195. #define CONFIG_SYS_GAFR1_U_VAL (_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
  196. #define CONFIG_SYS_GAFR2_L_VAL (_BIT1+_BIT3+_BIT5+_BIT7+_BIT9+_BIT11+_BIT13+_BIT15+_BIT17+\
  197. _BIT19+_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
  198. #define CONFIG_SYS_GAFR2_U_VAL (_BIT1)
  199. #define CONFIG_SYS_PSSR_VAL (0x20)
  200. /*
  201. * Memory settings
  202. */
  203. #define CONFIG_SYS_MSC0_VAL 0x123c2980
  204. #define CONFIG_SYS_MSC1_VAL 0x123c2661
  205. #define CONFIG_SYS_MSC2_VAL 0x7ff87ff8
  206. /* no sdram/pcmcia here */
  207. #define CONFIG_SYS_MDCNFG_VAL 0x00000000
  208. #define CONFIG_SYS_MDREFR_VAL 0x00000000
  209. #define CONFIG_SYS_MDREFR_VAL_100 0x00000000
  210. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  211. /* only SRAM */
  212. #define SXCNFG_SETTINGS 0x00000000
  213. /*
  214. * PCMCIA and CF Interfaces
  215. */
  216. #define CONFIG_SYS_MECR_VAL 0x00000000
  217. #define CONFIG_SYS_MCMEM0_VAL 0x00010504
  218. #define CONFIG_SYS_MCMEM1_VAL 0x00010504
  219. #define CONFIG_SYS_MCATT0_VAL 0x00010504
  220. #define CONFIG_SYS_MCATT1_VAL 0x00010504
  221. #define CONFIG_SYS_MCIO0_VAL 0x00004715
  222. #define CONFIG_SYS_MCIO1_VAL 0x00004715
  223. /*
  224. * FLASH and environment organization
  225. */
  226. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  227. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  228. /* timeout values are in ticks */
  229. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  230. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  231. /* FIXME */
  232. #define CONFIG_ENV_IS_IN_FLASH 1
  233. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
  234. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  235. #endif /* __CONFIG_H */