integratorcp.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * (C) Copyright 2003
  3. * Texas Instruments.
  4. * Kshitij Gupta <kshitij@ti.com>
  5. * Configuation settings for the TI OMAP Innovator board.
  6. *
  7. * (C) Copyright 2004
  8. * ARM Ltd.
  9. * Philippe Robin, <philippe.robin@arm.com>
  10. * Configuration for Compact Integrator board.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CFG_MEMTEST_START 0x100000
  37. #define CFG_MEMTEST_END 0x10000000
  38. #define CFG_HZ 1000
  39. #define CFG_HZ_CLOCK 1000000 /* Timer 1 is clocked at 1Mhz */
  40. #define CFG_TIMERBASE 0x13000100
  41. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  42. #define CONFIG_SETUP_MEMORY_TAGS 1
  43. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
  44. /*
  45. * Size of malloc() pool
  46. */
  47. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  48. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  49. /*
  50. * Hardware drivers
  51. */
  52. #define CONFIG_DRIVER_SMC91111
  53. #define CONFIG_SMC_USE_32_BIT
  54. #define CONFIG_SMC91111_BASE 0xC8000000
  55. #undef CONFIG_SMC91111_EXT_PHY
  56. /*
  57. * NS16550 Configuration
  58. */
  59. #define CFG_PL011_SERIAL
  60. #define CONFIG_PL011_CLOCK 14745600
  61. #define CONFIG_PL01x_PORTS { (void *)CFG_SERIAL0, (void *)CFG_SERIAL1 }
  62. #define CONFIG_CONS_INDEX 0
  63. #define CONFIG_BAUDRATE 38400
  64. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  65. #define CFG_SERIAL0 0x16000000
  66. #define CFG_SERIAL1 0x17000000
  67. /*
  68. #define CONFIG_COMMANDS (CFG_CMD_DFL | CFG_CMD_PCI)
  69. */
  70. #define CONFIG_COMMANDS (CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | \
  71. CFG_CMD_BDI | CFG_CMD_MEMORY | CFG_CMD_FLASH | CFG_CMD_ENV \
  72. )
  73. /* #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT */
  74. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  75. #include <cmd_confdefs.h>
  76. #if 0
  77. #define CONFIG_BOOTDELAY 2
  78. #define CONFIG_BOOTARGS "root=/dev/nfs mem=128M ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0"
  79. #define CONFIG_BOOTCOMMAND "bootp ; bootm"
  80. #endif
  81. /* Flash loaded
  82. - U-Boot
  83. - u-linux
  84. - system.cramfs
  85. */
  86. #define CONFIG_BOOTDELAY 2
  87. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 mem=128M ip=dhcp netdev=27,0, \
  88. 0xfc800000,0xfc800010,eth0 video=clcdfb:0"
  89. #define CONFIG_BOOTCOMMAND "cp 0x24040000 0x7fc0 0x80000; bootm"
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CFG_LONGHELP /* undef to save memory */
  94. #define CFG_PROMPT "Integrator-CP # " /* Monitor Command Prompt */
  95. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  96. /* Print Buffer Size */
  97. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  98. #define CFG_MAXARGS 16 /* max number of command args */
  99. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  100. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  101. #define CFG_LOAD_ADDR 0x7fc0 /* default load address */
  102. /*-----------------------------------------------------------------------
  103. * Stack sizes
  104. *
  105. * The stack sizes are set up in start.S using the settings below
  106. */
  107. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  108. #ifdef CONFIG_USE_IRQ
  109. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  110. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  111. #endif
  112. /*-----------------------------------------------------------------------
  113. * Physical Memory Map
  114. */
  115. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  116. #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
  117. #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
  118. /*-----------------------------------------------------------------------
  119. * FLASH and environment organization
  120. */
  121. #define CFG_FLASH_BASE 0x24000000
  122. #define CFG_MAX_FLASH_SECT 64
  123. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  124. #define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
  125. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  126. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  127. #define CFG_MONITOR_BASE 0x24F40000
  128. #define CFG_ENV_IS_IN_FLASH
  129. #define CFG_ENV_ADDR 0x24F00000
  130. #define CFG_ENV_SECT_SIZE 0x40000 /* 256KB */
  131. #define CFG_ENV_SIZE 8192 /* 8KB */
  132. /*-----------------------------------------------------------------------
  133. * There are various dependencies on the core module (CM) fitted
  134. * Users should refer to their CM user guide
  135. * - when porting adjust u-boot/Makefile accordingly
  136. * to define the necessary CONFIG_ s for the CM involved
  137. * see e.g. integratorcp_CM926EJ-S_config
  138. */
  139. #define CM_BASE 0x10000000
  140. /* CM registers common to all integrator/CP CMs */
  141. #define OS_CTRL 0x0000000C
  142. #define CMMASK_REMAP 0x00000005 /* set remap & led */
  143. #define CMMASK_RESET 0x00000008
  144. #define OS_LOCK 0x00000014
  145. #define CMVAL_LOCK 0x0000A000 /* locking value */
  146. #define CMMASK_LOCK 0x0000005F /* locking value */
  147. #define CMVAL_UNLOCK 0x00000000 /* any value != CM_LOCKVAL */
  148. #define OS_SDRAM 0x00000020
  149. #define OS_INIT 0x00000024
  150. #define CMMASK_MAP_SIMPLE 0xFFFDFFFF /* simple mapping */
  151. #define CMMASK_TCRAM_DISABLE 0xFFFEFFFF /* TCRAM disabled */
  152. #define CMMASK_LOWVEC 0x00000004 /* vectors @ 0x00000000 */
  153. #if defined (CONFIG_CM10200E) || defined (CONFIG_CM10220E)
  154. #define CMMASK_INIT_102 0x00000300 /* see CM102xx ref manual
  155. * - PLL test clock bypassed
  156. * - bus clock ratio 2
  157. * - little endian
  158. * - vectors at zero
  159. */
  160. #endif /* CM1022xx */
  161. #define CMMASK_LE 0x00000008 /* little endian */
  162. #define CMMASK_CMxx6_COMMON 0x00000100 /* Common value for CMxx6
  163. * - divisor/ratio b00000001
  164. * bx
  165. * - HCLKDIV b000
  166. * bxx
  167. * - PLL BYPASS b00
  168. */
  169. /* Determine CM characteristics */
  170. #undef CONFIG_CM_MULTIPLE_SSRAM
  171. #undef CONFIG_CM_SPD_DETECT
  172. #undef CONFIG_CM_REMAP
  173. #undef CONFIG_CM_INIT
  174. #undef CONFIG_CM_TCRAM
  175. #if defined (CONFIG_CM946E_S) || defined (CONFIG_CM966E_S)
  176. #define CONFIG_CM_MULTIPLE_SSRAM /* CM has multiple SSRAM mapping */
  177. #endif
  178. #ifndef CONFIG_CM922t_XA10
  179. #define CONFIG_CM_SPD_DETECT /* CM supports SPD query */
  180. #define OS_SPD 0x00000100 /* Address of SPD data */
  181. #define CONFIG_CM_REMAP /* CM supports remapping */
  182. #define CONFIG_CM_INIT /* CM has initialization reg */
  183. #endif
  184. #if defined(CONFIG_CM926EJ_S) || defined (CONFIG_CM946E_S) || \
  185. defined(CONFIG_CM966E_S) || defined (CONFIG_CM1026EJ_S) || \
  186. defined(CONFIG_CM1136JF_S)
  187. #define CONFIG_CM_TCRAM /* CM has TCRAM */
  188. #endif
  189. #endif /* __CONFIG_H */