miiphy.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*-----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1995
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. |
  23. | File Name: miiphy.c
  24. |
  25. | Function: This module has utilities for accessing the MII PHY through
  26. | the EMAC3 macro.
  27. |
  28. | Author: Mark Wisner
  29. |
  30. +-----------------------------------------------------------------------------*/
  31. #include <common.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <ppc_asm.tmpl>
  35. #include <commproc.h>
  36. #include <ppc4xx_enet.h>
  37. #include <405_mal.h>
  38. #include <miiphy.h>
  39. #undef ET_DEBUG
  40. /***********************************************************/
  41. /* Dump out to the screen PHY regs */
  42. /***********************************************************/
  43. void miiphy_dump (char *devname, unsigned char addr)
  44. {
  45. unsigned long i;
  46. unsigned short data;
  47. for (i = 0; i < 0x1A; i++) {
  48. if (miiphy_read (devname, addr, i, &data)) {
  49. printf ("read error for reg %lx\n", i);
  50. return;
  51. }
  52. printf ("Phy reg %lx ==> %4x\n", i, data);
  53. /* jump to the next set of regs */
  54. if (i == 0x07)
  55. i = 0x0f;
  56. } /* end for loop */
  57. } /* end dump */
  58. /***********************************************************/
  59. /* (Re)start autonegotiation */
  60. /***********************************************************/
  61. int phy_setup_aneg (char *devname, unsigned char addr)
  62. {
  63. u16 bmcr;
  64. #if defined(CONFIG_PHY_DYNAMIC_ANEG)
  65. /*
  66. * Set up advertisement based on capablilities reported by the PHY.
  67. * This should work for both copper and fiber.
  68. */
  69. u16 bmsr;
  70. #if defined(CONFIG_PHY_GIGE)
  71. u16 exsr = 0x0000;
  72. #endif
  73. miiphy_read (devname, addr, PHY_BMSR, &bmsr);
  74. #if defined(CONFIG_PHY_GIGE)
  75. if (bmsr & PHY_BMSR_EXT_STAT)
  76. miiphy_read (devname, addr, PHY_EXSR, &exsr);
  77. if (exsr & (PHY_EXSR_1000XF | PHY_EXSR_1000XH)) {
  78. /* 1000BASE-X */
  79. u16 anar = 0x0000;
  80. if (exsr & PHY_EXSR_1000XF)
  81. anar |= PHY_X_ANLPAR_FD;
  82. if (exsr & PHY_EXSR_1000XH)
  83. anar |= PHY_X_ANLPAR_HD;
  84. miiphy_write (devname, addr, PHY_ANAR, anar);
  85. } else
  86. #endif
  87. {
  88. u16 anar, btcr;
  89. miiphy_read (devname, addr, PHY_ANAR, &anar);
  90. anar &= ~(0x5000 | PHY_ANLPAR_T4 | PHY_ANLPAR_TXFD |
  91. PHY_ANLPAR_TX | PHY_ANLPAR_10FD | PHY_ANLPAR_10);
  92. miiphy_read (devname, addr, PHY_1000BTCR, &btcr);
  93. btcr &= ~(0x00FF | PHY_1000BTCR_1000FD | PHY_1000BTCR_1000HD);
  94. if (bmsr & PHY_BMSR_100T4)
  95. anar |= PHY_ANLPAR_T4;
  96. if (bmsr & PHY_BMSR_100TXF)
  97. anar |= PHY_ANLPAR_TXFD;
  98. if (bmsr & PHY_BMSR_100TXH)
  99. anar |= PHY_ANLPAR_TX;
  100. if (bmsr & PHY_BMSR_10TF)
  101. anar |= PHY_ANLPAR_10FD;
  102. if (bmsr & PHY_BMSR_10TH)
  103. anar |= PHY_ANLPAR_10;
  104. miiphy_write (devname, addr, PHY_ANAR, anar);
  105. #if defined(CONFIG_PHY_GIGE)
  106. if (exsr & PHY_EXSR_1000TF)
  107. btcr |= PHY_1000BTCR_1000FD;
  108. if (exsr & PHY_EXSR_1000TH)
  109. btcr |= PHY_1000BTCR_1000HD;
  110. miiphy_write (devname, addr, PHY_1000BTCR, btcr);
  111. #endif
  112. }
  113. #else /* defined(CONFIG_PHY_DYNAMIC_ANEG) */
  114. /*
  115. * Set up standard advertisement
  116. */
  117. u16 adv;
  118. miiphy_read (devname, addr, PHY_ANAR, &adv);
  119. adv |= (PHY_ANLPAR_ACK | PHY_ANLPAR_TXFD | PHY_ANLPAR_TX |
  120. PHY_ANLPAR_10FD | PHY_ANLPAR_10);
  121. miiphy_write (devname, addr, PHY_ANAR, adv);
  122. miiphy_read (devname, addr, PHY_1000BTCR, &adv);
  123. adv |= (0x0300);
  124. miiphy_write (devname, addr, PHY_1000BTCR, adv);
  125. #endif /* defined(CONFIG_PHY_DYNAMIC_ANEG) */
  126. /* Start/Restart aneg */
  127. miiphy_read (devname, addr, PHY_BMCR, &bmcr);
  128. bmcr |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  129. miiphy_write (devname, addr, PHY_BMCR, bmcr);
  130. return 0;
  131. }
  132. /***********************************************************/
  133. /* read a phy reg and return the value with a rc */
  134. /***********************************************************/
  135. unsigned int miiphy_getemac_offset (void)
  136. {
  137. #if (defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)) && defined(CONFIG_NET_MULTI)
  138. unsigned long zmii;
  139. unsigned long eoffset;
  140. /* Need to find out which mdi port we're using */
  141. zmii = in_be32((void *)ZMII_FER);
  142. if (zmii & (ZMII_FER_MDI << ZMII_FER_V (0)))
  143. /* using port 0 */
  144. eoffset = 0;
  145. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (1)))
  146. /* using port 1 */
  147. eoffset = 0x100;
  148. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (2)))
  149. /* using port 2 */
  150. eoffset = 0x400;
  151. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (3)))
  152. /* using port 3 */
  153. eoffset = 0x600;
  154. else {
  155. /* None of the mdi ports are enabled! */
  156. /* enable port 0 */
  157. zmii |= ZMII_FER_MDI << ZMII_FER_V (0);
  158. out_be32((void *)ZMII_FER, zmii);
  159. eoffset = 0;
  160. /* need to soft reset port 0 */
  161. zmii = in_be32((void *)EMAC_M0);
  162. zmii |= EMAC_M0_SRST;
  163. out_be32((void *)EMAC_M0, zmii);
  164. }
  165. return (eoffset);
  166. #else
  167. #if defined(CONFIG_NET_MULTI) && defined(CONFIG_405EX)
  168. unsigned long rgmii;
  169. int devnum = 1;
  170. rgmii = in_be32((void *)RGMII_FER);
  171. if (rgmii & (1 << (19 - devnum)))
  172. return 0x100;
  173. #endif
  174. return 0;
  175. #endif
  176. }
  177. int emac4xx_miiphy_read (char *devname, unsigned char addr, unsigned char reg,
  178. unsigned short *value)
  179. {
  180. unsigned long sta_reg; /* STA scratch area */
  181. unsigned long i;
  182. unsigned long emac_reg;
  183. emac_reg = miiphy_getemac_offset ();
  184. /* see if it is ready for 1000 nsec */
  185. i = 0;
  186. /* see if it is ready for sec */
  187. while ((in_be32((void *)EMAC_STACR + emac_reg) & EMAC_STACR_OC) ==
  188. EMAC_STACR_OC_MASK) {
  189. udelay (7);
  190. if (i > 5) {
  191. #ifdef ET_DEBUG
  192. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  193. printf ("read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  194. printf ("read err 1\n");
  195. #endif
  196. return -1;
  197. }
  198. i++;
  199. }
  200. sta_reg = reg; /* reg address */
  201. /* set clock (50Mhz) and read flags */
  202. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  203. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  204. defined(CONFIG_405EX)
  205. #if defined(CONFIG_IBM_EMAC4_V4) /* EMAC4 V4 changed bit setting */
  206. sta_reg = (sta_reg & ~EMAC_STACR_OP_MASK) | EMAC_STACR_READ;
  207. #else
  208. sta_reg |= EMAC_STACR_READ;
  209. #endif
  210. #else
  211. sta_reg = (sta_reg | EMAC_STACR_READ) & ~EMAC_STACR_CLK_100MHZ;
  212. #endif
  213. #if defined(CONFIG_PHY_CLK_FREQ) && !defined(CONFIG_440GX) && \
  214. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  215. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  216. !defined(CONFIG_405EX)
  217. sta_reg = sta_reg | CONFIG_PHY_CLK_FREQ;
  218. #endif
  219. sta_reg = sta_reg | (addr << 5); /* Phy address */
  220. sta_reg = sta_reg | EMAC_STACR_OC_MASK; /* new IBM emac v4 */
  221. out_be32((void *)EMAC_STACR + emac_reg, sta_reg);
  222. #ifdef ET_DEBUG
  223. printf ("a2: write: EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  224. #endif
  225. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  226. #ifdef ET_DEBUG
  227. printf ("a21: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  228. #endif
  229. i = 0;
  230. while ((sta_reg & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  231. udelay (7);
  232. if (i > 5)
  233. return -1;
  234. i++;
  235. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  236. #ifdef ET_DEBUG
  237. printf ("a22: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  238. #endif
  239. }
  240. if ((sta_reg & EMAC_STACR_PHYE) != 0)
  241. return -1;
  242. *value = *(short *)(&sta_reg);
  243. return 0;
  244. } /* phy_read */
  245. /***********************************************************/
  246. /* write a phy reg and return the value with a rc */
  247. /***********************************************************/
  248. int emac4xx_miiphy_write (char *devname, unsigned char addr, unsigned char reg,
  249. unsigned short value)
  250. {
  251. unsigned long sta_reg; /* STA scratch area */
  252. unsigned long i;
  253. unsigned long emac_reg;
  254. emac_reg = miiphy_getemac_offset ();
  255. /* see if it is ready for 1000 nsec */
  256. i = 0;
  257. while ((in_be32((void *)EMAC_STACR + emac_reg) & EMAC_STACR_OC) ==
  258. EMAC_STACR_OC_MASK) {
  259. if (i > 5)
  260. return -1;
  261. udelay (7);
  262. i++;
  263. }
  264. sta_reg = 0;
  265. sta_reg = reg; /* reg address */
  266. /* set clock (50Mhz) and read flags */
  267. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  268. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  269. defined(CONFIG_405EX)
  270. #if defined(CONFIG_IBM_EMAC4_V4) /* EMAC4 V4 changed bit setting */
  271. sta_reg = (sta_reg & ~EMAC_STACR_OP_MASK) | EMAC_STACR_WRITE;
  272. #else
  273. sta_reg |= EMAC_STACR_WRITE;
  274. #endif
  275. #else
  276. sta_reg = (sta_reg | EMAC_STACR_WRITE) & ~EMAC_STACR_CLK_100MHZ;
  277. #endif
  278. #if defined(CONFIG_PHY_CLK_FREQ) && !defined(CONFIG_440GX) && \
  279. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  280. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  281. !defined(CONFIG_405EX)
  282. sta_reg = sta_reg | CONFIG_PHY_CLK_FREQ; /* Set clock frequency (PLB freq. dependend) */
  283. #endif
  284. sta_reg = sta_reg | ((unsigned long)addr << 5); /* Phy address */
  285. sta_reg = sta_reg | EMAC_STACR_OC_MASK; /* new IBM emac v4 */
  286. memcpy (&sta_reg, &value, 2); /* put in data */
  287. out_be32((void *)EMAC_STACR + emac_reg, sta_reg);
  288. /* wait for completion */
  289. i = 0;
  290. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  291. #ifdef ET_DEBUG
  292. printf ("a31: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  293. #endif
  294. while ((sta_reg & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  295. udelay (7);
  296. if (i > 5)
  297. return -1;
  298. i++;
  299. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  300. #ifdef ET_DEBUG
  301. printf ("a32: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  302. #endif
  303. }
  304. if ((sta_reg & EMAC_STACR_PHYE) != 0)
  305. return -1;
  306. return 0;
  307. } /* phy_write */