omap3_zoom1.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. * Nishanth Menon <nm@ti.com>
  7. *
  8. * Configuration settings for the TI OMAP3430 Zoom MDK board.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. #include <asm/sizes.h>
  31. /*
  32. * High Level Configuration Options
  33. */
  34. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  35. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  36. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  37. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  38. #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */
  39. #include <asm/arch/cpu.h> /* get chip and board defs */
  40. #include <asm/arch/omap3.h>
  41. /* Clock Defines */
  42. #define V_OSCK 26000000 /* Clock output from T2 */
  43. #define V_SCLK (V_OSCK >> 1)
  44. #undef CONFIG_USE_IRQ /* no support for IRQs */
  45. #define CONFIG_MISC_INIT_R
  46. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  47. #define CONFIG_SETUP_MEMORY_TAGS 1
  48. #define CONFIG_INITRD_TAG 1
  49. #define CONFIG_REVISION_TAG 1
  50. /*
  51. * Size of malloc() pool
  52. */
  53. #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */
  54. /* Sector */
  55. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  56. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  57. /* initial data */
  58. /*
  59. * Hardware drivers
  60. */
  61. /*
  62. * NS16550 Configuration
  63. */
  64. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  65. #define CONFIG_SYS_NS16550
  66. #define CONFIG_SYS_NS16550_SERIAL
  67. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  68. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  69. /*
  70. * select serial console configuration
  71. */
  72. #define CONFIG_CONS_INDEX 3
  73. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  74. #define CONFIG_SERIAL3 3 /* UART3 */
  75. /* allow to overwrite serial and ethaddr */
  76. #define CONFIG_ENV_OVERWRITE
  77. #define CONFIG_BAUDRATE 115200
  78. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  79. 115200}
  80. #define CONFIG_MMC 1
  81. #define CONFIG_OMAP3_MMC 1
  82. #define CONFIG_DOS_PARTITION 1
  83. /* commands to include */
  84. #include <config_cmd_default.h>
  85. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  86. #define CONFIG_CMD_FAT /* FAT support */
  87. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  88. #define CONFIG_CMD_I2C /* I2C serial bus support */
  89. #define CONFIG_CMD_MMC /* MMC support */
  90. #define CONFIG_CMD_NAND /* NAND support */
  91. #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */
  92. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  93. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  94. #undef CONFIG_CMD_IMI /* iminfo */
  95. #undef CONFIG_CMD_IMLS /* List all found images */
  96. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  97. #undef CONFIG_CMD_NFS /* NFS support */
  98. #define CONFIG_SYS_NO_FLASH
  99. #define CONFIG_SYS_I2C_SPEED 100000
  100. #define CONFIG_SYS_I2C_SLAVE 1
  101. #define CONFIG_SYS_I2C_BUS 0
  102. #define CONFIG_SYS_I2C_BUS_SELECT 1
  103. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  104. /*
  105. * Board NAND Info.
  106. */
  107. #define CONFIG_NAND_OMAP_GPMC
  108. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  109. /* to access nand */
  110. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  111. /* to access nand at */
  112. /* CS0 */
  113. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  114. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  115. /* devices */
  116. #define SECTORSIZE 512
  117. #define NAND_ALLOW_ERASE_ALL
  118. #define ADDR_COLUMN 1
  119. #define ADDR_PAGE 2
  120. #define ADDR_COLUMN_PAGE 3
  121. #define NAND_ChipID_UNKNOWN 0x00
  122. #define NAND_MAX_FLOORS 1
  123. #define NAND_MAX_CHIPS 1
  124. #define NAND_NO_RB 1
  125. #define CONFIG_SYS_NAND_WP
  126. #define CONFIG_JFFS2_NAND
  127. /* nand device jffs2 lives on */
  128. #define CONFIG_JFFS2_DEV "nand0"
  129. /* start of jffs2 partition */
  130. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  131. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  132. /* partition */
  133. /* Environment information */
  134. #define CONFIG_BOOTDELAY 10
  135. #define CONFIG_EXTRA_ENV_SETTINGS \
  136. "loadaddr=0x82000000\0" \
  137. "console=ttyS2,115200n8\0" \
  138. "videomode=1024x768@60,vxres=1024,vyres=768\0" \
  139. "videospec=omapfb:vram:2M,vram:4M\0" \
  140. "mmcargs=setenv bootargs console=${console} " \
  141. "video=${videospec},mode:${videomode} " \
  142. "root=/dev/mmcblk0p2 rw " \
  143. "rootfstype=ext3 rootwait\0" \
  144. "nandargs=setenv bootargs console=${console} " \
  145. "video=${videospec},mode:${videomode} " \
  146. "root=/dev/mtdblock4 rw " \
  147. "rootfstype=jffs2\0" \
  148. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  149. "bootscript=echo Running bootscript from mmc ...; " \
  150. "source ${loadaddr}\0" \
  151. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  152. "mmcboot=echo Booting from mmc ...; " \
  153. "run mmcargs; " \
  154. "bootm ${loadaddr}\0" \
  155. "nandboot=echo Booting from nand ...; " \
  156. "run nandargs; " \
  157. "nand read ${loadaddr} 280000 400000; " \
  158. "bootm ${loadaddr}\0" \
  159. #define CONFIG_BOOTCOMMAND \
  160. "if mmcinit; then " \
  161. "if run loadbootscript; then " \
  162. "run bootscript; " \
  163. "else " \
  164. "if run loaduimage; then " \
  165. "run mmcboot; " \
  166. "else run nandboot; " \
  167. "fi; " \
  168. "fi; " \
  169. "else run nandboot; fi"
  170. #define CONFIG_AUTO_COMPLETE 1
  171. /*
  172. * Miscellaneous configurable options
  173. */
  174. #define V_PROMPT "OMAP3 Zoom1# "
  175. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  176. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  177. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  178. #define CONFIG_SYS_PROMPT V_PROMPT
  179. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  180. /* Print Buffer Size */
  181. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  182. sizeof(CONFIG_SYS_PROMPT) + 16)
  183. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  184. /* Boot Argument Buffer Size */
  185. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  186. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  187. /* works on */
  188. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  189. 0x01F00000) /* 31MB */
  190. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  191. /* load address */
  192. /*
  193. * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  194. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  195. */
  196. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  197. #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */
  198. #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PTV))
  199. /*-----------------------------------------------------------------------
  200. * Stack sizes
  201. *
  202. * The stack sizes are set up in start.S using the settings below
  203. */
  204. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  205. #ifdef CONFIG_USE_IRQ
  206. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  207. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  208. #endif
  209. /*-----------------------------------------------------------------------
  210. * Physical Memory Map
  211. */
  212. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  213. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  214. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  215. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  216. /* SDRAM Bank Allocation method */
  217. #define SDRC_R_B_C 1
  218. /*-----------------------------------------------------------------------
  219. * FLASH and environment organization
  220. */
  221. /* **** PISMO SUPPORT *** */
  222. /* Configure the PISMO */
  223. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  224. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  225. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  226. /* one chip */
  227. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  228. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */
  229. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  230. /* Monitor at start of flash */
  231. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  232. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  233. #define CONFIG_ENV_IS_IN_NAND 1
  234. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  235. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  236. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  237. #define CONFIG_ENV_OFFSET boot_flash_off
  238. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  239. /*-----------------------------------------------------------------------
  240. * CFI FLASH driver setup
  241. */
  242. /* timeout values are in ticks */
  243. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  244. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  245. /* Flash banks JFFS2 should use */
  246. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  247. CONFIG_SYS_MAX_NAND_DEVICE)
  248. #define CONFIG_SYS_JFFS2_MEM_NAND
  249. /* use flash_info[2] */
  250. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  251. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  252. #ifndef __ASSEMBLY__
  253. extern gpmc_csx_t *nand_cs_base;
  254. extern gpmc_t *gpmc_cfg_base;
  255. extern unsigned int boot_flash_base;
  256. extern volatile unsigned int boot_flash_env_addr;
  257. extern unsigned int boot_flash_off;
  258. extern unsigned int boot_flash_sec;
  259. extern unsigned int boot_flash_type;
  260. #endif
  261. #define WRITE_NAND_COMMAND(d, adr)\
  262. writel(d, &nand_cs_base->nand_cmd)
  263. #define WRITE_NAND_ADDRESS(d, adr)\
  264. writel(d, &nand_cs_base->nand_adr)
  265. #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat)
  266. #define READ_NAND(adr) readl(&nand_cs_base->nand_dat)
  267. /* Other NAND Access APIs */
  268. #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \
  269. while (0)
  270. #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \
  271. while (0)
  272. #define NAND_DISABLE_CE(nand)
  273. #define NAND_ENABLE_CE(nand)
  274. #define NAND_WAIT_READY(nand) udelay(10)
  275. #endif /* __CONFIG_H */