omap3_pandora.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * (C) Copyright 2008
  3. * Grazvydas Ignotas <notasas@gmail.com>
  4. *
  5. * Configuration settings for the OMAP3 Pandora.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. #include <asm/sizes.h>
  25. /*
  26. * High Level Configuration Options
  27. */
  28. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  29. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  30. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  31. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  32. #define CONFIG_OMAP3_PANDORA 1 /* working with pandora */
  33. #include <asm/arch/cpu.h> /* get chip and board defs */
  34. #include <asm/arch/omap3.h>
  35. /* Clock Defines */
  36. #define V_OSCK 26000000 /* Clock output from T2 */
  37. #define V_SCLK (V_OSCK >> 1)
  38. #undef CONFIG_USE_IRQ /* no support for IRQs */
  39. #define CONFIG_MISC_INIT_R
  40. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  41. #define CONFIG_SETUP_MEMORY_TAGS 1
  42. #define CONFIG_INITRD_TAG 1
  43. #define CONFIG_REVISION_TAG 1
  44. /*
  45. * Size of malloc() pool
  46. */
  47. #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */
  48. /* Sector */
  49. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  50. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  51. /* initial data */
  52. /*
  53. * Hardware drivers
  54. */
  55. /*
  56. * NS16550 Configuration
  57. */
  58. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  59. #define CONFIG_SYS_NS16550
  60. #define CONFIG_SYS_NS16550_SERIAL
  61. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  62. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  63. /*
  64. * select serial console configuration
  65. */
  66. #define CONFIG_CONS_INDEX 3
  67. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  68. #define CONFIG_SERIAL3 3
  69. /* allow to overwrite serial and ethaddr */
  70. #define CONFIG_ENV_OVERWRITE
  71. #define CONFIG_BAUDRATE 115200
  72. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
  73. 115200}
  74. #define CONFIG_MMC 1
  75. #define CONFIG_OMAP3_MMC 1
  76. #define CONFIG_DOS_PARTITION 1
  77. /* commands to include */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  80. #define CONFIG_CMD_FAT /* FAT support */
  81. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  82. #define CONFIG_CMD_I2C /* I2C serial bus support */
  83. #define CONFIG_CMD_MMC /* MMC support */
  84. #define CONFIG_CMD_NAND /* NAND support */
  85. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  86. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  87. #undef CONFIG_CMD_IMI /* iminfo */
  88. #undef CONFIG_CMD_IMLS /* List all found images */
  89. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  90. #undef CONFIG_CMD_NFS /* NFS support */
  91. #define CONFIG_SYS_NO_FLASH
  92. #define CONFIG_SYS_I2C_SPEED 100000
  93. #define CONFIG_SYS_I2C_SLAVE 1
  94. #define CONFIG_SYS_I2C_BUS 0
  95. #define CONFIG_SYS_I2C_BUS_SELECT 1
  96. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  97. /*
  98. * Board NAND Info.
  99. */
  100. #define CONFIG_NAND_OMAP_GPMC
  101. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  102. /* to access nand */
  103. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  104. /* to access nand */
  105. /* at CS0 */
  106. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  107. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  108. /* devices */
  109. #define SECTORSIZE 512
  110. #define NAND_ALLOW_ERASE_ALL
  111. #define ADDR_COLUMN 1
  112. #define ADDR_PAGE 2
  113. #define ADDR_COLUMN_PAGE 3
  114. #define NAND_ChipID_UNKNOWN 0x00
  115. #define NAND_MAX_FLOORS 1
  116. #define NAND_MAX_CHIPS 1
  117. #define NAND_NO_RB 1
  118. #define CONFIG_SYS_NAND_WP
  119. #define CONFIG_JFFS2_NAND
  120. /* nand device jffs2 lives on */
  121. #define CONFIG_JFFS2_DEV "nand0"
  122. /* start of jffs2 partition */
  123. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  124. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  125. /* partition */
  126. /* Environment information */
  127. #define CONFIG_BOOTDELAY 1
  128. #define CONFIG_EXTRA_ENV_SETTINGS \
  129. "loadaddr=0x82000000\0" \
  130. "console=ttyS0,115200n8\0" \
  131. "videospec=omapfb:vram:2M,vram:4M\0" \
  132. "mmcargs=setenv bootargs console=${console} " \
  133. "video=${videospec} " \
  134. "root=/dev/mmcblk0p2 rw " \
  135. "rootfstype=ext3 rootwait\0" \
  136. "nandargs=setenv bootargs console=${console} " \
  137. "video=${videospec} " \
  138. "root=/dev/mtdblock4 rw " \
  139. "rootfstype=jffs2\0" \
  140. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  141. "bootscript=echo Running bootscript from mmc ...; " \
  142. "source ${loadaddr}\0" \
  143. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  144. "mmcboot=echo Booting from mmc ...; " \
  145. "run mmcargs; " \
  146. "bootm ${loadaddr}\0" \
  147. "nandboot=echo Booting from nand ...; " \
  148. "run nandargs; " \
  149. "nand read ${loadaddr} 280000 400000; " \
  150. "bootm ${loadaddr}\0" \
  151. #define CONFIG_BOOTCOMMAND \
  152. "if mmcinit; then " \
  153. "if run loadbootscript; then " \
  154. "run bootscript; " \
  155. "else " \
  156. "if run loaduimage; then " \
  157. "run mmcboot; " \
  158. "else run nandboot; " \
  159. "fi; " \
  160. "fi; " \
  161. "else run nandboot; fi"
  162. #define CONFIG_AUTO_COMPLETE 1
  163. /*
  164. * Miscellaneous configurable options
  165. */
  166. #define V_PROMPT "Pandora # "
  167. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  168. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  169. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  170. #define CONFIG_SYS_PROMPT V_PROMPT
  171. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  172. /* Print Buffer Size */
  173. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  174. sizeof(CONFIG_SYS_PROMPT) + 16)
  175. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  176. /* args */
  177. /* Boot Argument Buffer Size */
  178. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  179. /* memtest works on */
  180. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  181. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  182. 0x01F00000) /* 31MB */
  183. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  184. /* address */
  185. /*
  186. * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  187. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  188. */
  189. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  190. #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */
  191. #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PTV))
  192. /*-----------------------------------------------------------------------
  193. * Stack sizes
  194. *
  195. * The stack sizes are set up in start.S using the settings below
  196. */
  197. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  198. #ifdef CONFIG_USE_IRQ
  199. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  200. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  201. #endif
  202. /*-----------------------------------------------------------------------
  203. * Physical Memory Map
  204. */
  205. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  206. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  207. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  208. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  209. /* SDRAM Bank Allocation method */
  210. #define SDRC_R_B_C 1
  211. /*-----------------------------------------------------------------------
  212. * FLASH and environment organization
  213. */
  214. /* **** PISMO SUPPORT *** */
  215. /* Configure the PISMO */
  216. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  217. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  218. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  219. /* one chip */
  220. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  221. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */
  222. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  223. /* Monitor at start of flash */
  224. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  225. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  226. #define CONFIG_ENV_IS_IN_NAND 1
  227. #define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */
  228. #define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */
  229. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  230. #define CONFIG_ENV_OFFSET boot_flash_off
  231. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  232. /*-----------------------------------------------------------------------
  233. * CFI FLASH driver setup
  234. */
  235. /* timeout values are in ticks */
  236. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  237. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  238. /* Flash banks JFFS2 should use */
  239. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  240. CONFIG_SYS_MAX_NAND_DEVICE)
  241. #define CONFIG_SYS_JFFS2_MEM_NAND
  242. /* use flash_info[2] */
  243. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  244. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  245. #ifndef __ASSEMBLY__
  246. extern gpmc_csx_t *nand_cs_base;
  247. extern gpmc_t *gpmc_cfg_base;
  248. extern unsigned int boot_flash_base;
  249. extern volatile unsigned int boot_flash_env_addr;
  250. extern unsigned int boot_flash_off;
  251. extern unsigned int boot_flash_sec;
  252. extern unsigned int boot_flash_type;
  253. #endif
  254. #define WRITE_NAND_COMMAND(d, adr)\
  255. writel(d, &nand_cs_base->nand_cmd)
  256. #define WRITE_NAND_ADDRESS(d, adr)\
  257. writel(d, &nand_cs_base->nand_adr)
  258. #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat)
  259. #define READ_NAND(adr) readl(&nand_cs_base->nand_dat)
  260. /* Other NAND Access APIs */
  261. #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \
  262. while (0)
  263. #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \
  264. while (0)
  265. #define NAND_DISABLE_CE(nand)
  266. #define NAND_ENABLE_CE(nand)
  267. #define NAND_WAIT_READY(nand) udelay(10)
  268. #endif /* __CONFIG_H */