omap3_beagle.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #include <asm/sizes.h>
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  34. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  35. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  36. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  37. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  38. #include <asm/arch/cpu.h> /* get chip and board defs */
  39. #include <asm/arch/omap3.h>
  40. /* Clock Defines */
  41. #define V_OSCK 26000000 /* Clock output from T2 */
  42. #define V_SCLK (V_OSCK >> 1)
  43. #undef CONFIG_USE_IRQ /* no support for IRQs */
  44. #define CONFIG_MISC_INIT_R
  45. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  46. #define CONFIG_SETUP_MEMORY_TAGS 1
  47. #define CONFIG_INITRD_TAG 1
  48. #define CONFIG_REVISION_TAG 1
  49. /*
  50. * Size of malloc() pool
  51. */
  52. #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */
  53. /* Sector */
  54. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  55. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  56. /* initial data */
  57. /*
  58. * Hardware drivers
  59. */
  60. /*
  61. * NS16550 Configuration
  62. */
  63. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  64. #define CONFIG_SYS_NS16550
  65. #define CONFIG_SYS_NS16550_SERIAL
  66. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  67. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  68. /*
  69. * select serial console configuration
  70. */
  71. #define CONFIG_CONS_INDEX 3
  72. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  73. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  74. /* allow to overwrite serial and ethaddr */
  75. #define CONFIG_ENV_OVERWRITE
  76. #define CONFIG_BAUDRATE 115200
  77. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  78. 115200}
  79. #define CONFIG_MMC 1
  80. #define CONFIG_OMAP3_MMC 1
  81. #define CONFIG_DOS_PARTITION 1
  82. /* commands to include */
  83. #include <config_cmd_default.h>
  84. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  85. #define CONFIG_CMD_FAT /* FAT support */
  86. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  87. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  88. #define MTDIDS_DEFAULT "nand0=nand"
  89. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  90. "1920k(u-boot),128k(u-boot-env),"\
  91. "4m(kernel),-(fs)"
  92. #define CONFIG_CMD_I2C /* I2C serial bus support */
  93. #define CONFIG_CMD_MMC /* MMC support */
  94. #define CONFIG_CMD_NAND /* NAND support */
  95. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  96. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  97. #undef CONFIG_CMD_IMI /* iminfo */
  98. #undef CONFIG_CMD_IMLS /* List all found images */
  99. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  100. #undef CONFIG_CMD_NFS /* NFS support */
  101. #define CONFIG_SYS_NO_FLASH
  102. #define CONFIG_SYS_I2C_SPEED 100000
  103. #define CONFIG_SYS_I2C_SLAVE 1
  104. #define CONFIG_SYS_I2C_BUS 0
  105. #define CONFIG_SYS_I2C_BUS_SELECT 1
  106. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  107. /*
  108. * Board NAND Info.
  109. */
  110. #define CONFIG_NAND_OMAP_GPMC
  111. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  112. /* to access nand */
  113. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  114. /* to access nand at */
  115. /* CS0 */
  116. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  117. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  118. /* devices */
  119. #define SECTORSIZE 512
  120. #define NAND_ALLOW_ERASE_ALL
  121. #define ADDR_COLUMN 1
  122. #define ADDR_PAGE 2
  123. #define ADDR_COLUMN_PAGE 3
  124. #define NAND_ChipID_UNKNOWN 0x00
  125. #define NAND_MAX_FLOORS 1
  126. #define NAND_MAX_CHIPS 1
  127. #define NAND_NO_RB 1
  128. #define CONFIG_SYS_NAND_WP
  129. #define CONFIG_JFFS2_NAND
  130. /* nand device jffs2 lives on */
  131. #define CONFIG_JFFS2_DEV "nand0"
  132. /* start of jffs2 partition */
  133. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  134. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  135. /* partition */
  136. /* Environment information */
  137. #define CONFIG_BOOTDELAY 10
  138. #define CONFIG_EXTRA_ENV_SETTINGS \
  139. "loadaddr=0x82000000\0" \
  140. "console=ttyS2,115200n8\0" \
  141. "videomode=1024x768@60,vxres=1024,vyres=768\0" \
  142. "videospec=omapfb:vram:2M,vram:4M\0" \
  143. "mmcargs=setenv bootargs console=${console} " \
  144. "video=${videospec},mode:${videomode} " \
  145. "root=/dev/mmcblk0p2 rw " \
  146. "rootfstype=ext3 rootwait\0" \
  147. "nandargs=setenv bootargs console=${console} " \
  148. "video=${videospec},mode:${videomode} " \
  149. "root=/dev/mtdblock4 rw " \
  150. "rootfstype=jffs2\0" \
  151. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  152. "bootscript=echo Running bootscript from mmc ...; " \
  153. "source ${loadaddr}\0" \
  154. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  155. "mmcboot=echo Booting from mmc ...; " \
  156. "run mmcargs; " \
  157. "bootm ${loadaddr}\0" \
  158. "nandboot=echo Booting from nand ...; " \
  159. "run nandargs; " \
  160. "nand read ${loadaddr} 280000 400000; " \
  161. "bootm ${loadaddr}\0" \
  162. #define CONFIG_BOOTCOMMAND \
  163. "if mmcinit; then " \
  164. "if run loadbootscript; then " \
  165. "run bootscript; " \
  166. "else " \
  167. "if run loaduimage; then " \
  168. "run mmcboot; " \
  169. "else run nandboot; " \
  170. "fi; " \
  171. "fi; " \
  172. "else run nandboot; fi"
  173. #define CONFIG_AUTO_COMPLETE 1
  174. /*
  175. * Miscellaneous configurable options
  176. */
  177. #define V_PROMPT "OMAP3 beagleboard.org # "
  178. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  179. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  180. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  181. #define CONFIG_SYS_PROMPT V_PROMPT
  182. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  183. /* Print Buffer Size */
  184. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  185. sizeof(CONFIG_SYS_PROMPT) + 16)
  186. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  187. /* Boot Argument Buffer Size */
  188. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  189. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  190. /* works on */
  191. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  192. 0x01F00000) /* 31MB */
  193. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  194. /* load address */
  195. /*
  196. * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  197. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  198. */
  199. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  200. #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */
  201. #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PTV))
  202. /*-----------------------------------------------------------------------
  203. * Stack sizes
  204. *
  205. * The stack sizes are set up in start.S using the settings below
  206. */
  207. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  208. #ifdef CONFIG_USE_IRQ
  209. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  210. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  211. #endif
  212. /*-----------------------------------------------------------------------
  213. * Physical Memory Map
  214. */
  215. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  216. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  217. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  218. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  219. /* SDRAM Bank Allocation method */
  220. #define SDRC_R_B_C 1
  221. /*-----------------------------------------------------------------------
  222. * FLASH and environment organization
  223. */
  224. /* **** PISMO SUPPORT *** */
  225. /* Configure the PISMO */
  226. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  227. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  228. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  229. /* one chip */
  230. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  231. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */
  232. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  233. /* Monitor at start of flash */
  234. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  235. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  236. #define CONFIG_ENV_IS_IN_NAND 1
  237. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  238. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  239. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  240. #define CONFIG_ENV_OFFSET boot_flash_off
  241. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  242. /*-----------------------------------------------------------------------
  243. * CFI FLASH driver setup
  244. */
  245. /* timeout values are in ticks */
  246. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  247. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  248. /* Flash banks JFFS2 should use */
  249. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  250. CONFIG_SYS_MAX_NAND_DEVICE)
  251. #define CONFIG_SYS_JFFS2_MEM_NAND
  252. /* use flash_info[2] */
  253. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  254. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  255. #ifndef __ASSEMBLY__
  256. extern gpmc_csx_t *nand_cs_base;
  257. extern gpmc_t *gpmc_cfg_base;
  258. extern unsigned int boot_flash_base;
  259. extern volatile unsigned int boot_flash_env_addr;
  260. extern unsigned int boot_flash_off;
  261. extern unsigned int boot_flash_sec;
  262. extern unsigned int boot_flash_type;
  263. #endif
  264. #define WRITE_NAND_COMMAND(d, adr)\
  265. writel(d, &nand_cs_base->nand_cmd)
  266. #define WRITE_NAND_ADDRESS(d, adr)\
  267. writel(d, &nand_cs_base->nand_adr)
  268. #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat)
  269. #define READ_NAND(adr) readl(&nand_cs_base->nand_dat)
  270. /* Other NAND Access APIs */
  271. #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \
  272. while (0)
  273. #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \
  274. while (0)
  275. #define NAND_DISABLE_CE(nand)
  276. #define NAND_ENABLE_CE(nand)
  277. #define NAND_WAIT_READY(nand) udelay(10)
  278. #endif /* __CONFIG_H */