trizepsiv.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * (C) Copyright 2007
  3. * Stefano Babic, DENX Gmbh, sbabic@denx.de
  4. *
  5. * (C) Copyright 2004
  6. * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
  7. *
  8. * (C) Copyright 2002
  9. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  10. *
  11. * (C) Copyright 2002
  12. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  13. * Marius Groeger <mgroeger@sysgo.de>
  14. *
  15. * Configuation settings for the LUBBOCK board.
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_PXA27X 1 /* This is an PXA27x CPU */
  42. #define CONFIG_MMC 1
  43. #define BOARD_LATE_INIT 1
  44. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  45. #define RTC
  46. /*
  47. * Size of malloc() pool
  48. */
  49. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  50. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  51. /*
  52. * Hardware drivers
  53. */
  54. /*
  55. * select serial console configuration
  56. */
  57. #define CONFIG_SERIAL_MULTI
  58. #define CONFIG_FFUART 1 /* we use FFUART on Conxs */
  59. #define CONFIG_BTUART 1 /* we use BTUART on Conxs */
  60. #define CONFIG_STUART 1 /* we use STUART on Conxs */
  61. /* allow to overwrite serial and ethaddr */
  62. #define CONFIG_ENV_OVERWRITE
  63. #define CONFIG_BAUDRATE 38400
  64. #define CONFIG_DOS_PARTITION 1
  65. /*
  66. * Command line configuration.
  67. */
  68. #include <config_cmd_default.h>
  69. #define CONFIG_CMD_FAT
  70. #define CONFIG_CMD_IMLS
  71. #define CONFIG_CMD_PING
  72. #define CONFIG_CMD_USB
  73. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  74. #undef CONFIG_SHOW_BOOT_PROGRESS
  75. #define CONFIG_BOOTDELAY 3
  76. #define CONFIG_SERVERIP 192.168.1.99
  77. #define CONFIG_BOOTCOMMAND "run boot_flash"
  78. #define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
  79. " rw root=/dev/ram initrd=0xa0800000,5m"
  80. #define CONFIG_EXTRA_ENV_SETTINGS \
  81. "program_boot_mmc=" \
  82. "mw.b 0xa0010000 0xff 0x20000; " \
  83. "if mmcinit && " \
  84. "fatload mmc 0 0xa0010000 u-boot.bin; " \
  85. "then " \
  86. "protect off 0x0 0x1ffff; " \
  87. "erase 0x0 0x1ffff; " \
  88. "cp.b 0xa0010000 0x0 0x20000; " \
  89. "fi\0" \
  90. "program_uzImage_mmc=" \
  91. "mw.b 0xa0010000 0xff 0x180000; " \
  92. "if mmcinit && " \
  93. "fatload mmc 0 0xa0010000 uzImage; " \
  94. "then " \
  95. "protect off 0x40000 0x1bffff; " \
  96. "erase 0x40000 0x1bffff; " \
  97. "cp.b 0xa0010000 0x40000 0x180000; " \
  98. "fi\0" \
  99. "program_ramdisk_mmc=" \
  100. "mw.b 0xa0010000 0xff 0x500000; " \
  101. "if mmcinit && " \
  102. "fatload mmc 0 0xa0010000 ramdisk.gz; " \
  103. "then " \
  104. "protect off 0x1c0000 0x6bffff; " \
  105. "erase 0x1c0000 0x6bffff; " \
  106. "cp.b 0xa0010000 0x1c0000 0x500000; " \
  107. "fi\0" \
  108. "boot_mmc=" \
  109. "if mmcinit && " \
  110. "fatload mmc 0 0xa0030000 uzImage && " \
  111. "fatload mmc 0 0xa0800000 ramdisk.gz; " \
  112. "then " \
  113. "bootm 0xa0030000; " \
  114. "fi\0" \
  115. "boot_flash=" \
  116. "cp.b 0x1c0000 0xa0800000 0x500000; " \
  117. "bootm 0x40000\0" \
  118. #define CONFIG_SETUP_MEMORY_TAGS 1
  119. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  120. /* #define CONFIG_INITRD_TAG 1 */
  121. #if defined(CONFIG_CMD_KGDB)
  122. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  123. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  124. #endif
  125. /*
  126. * Miscellaneous configurable options
  127. */
  128. #define CONFIG_SYS_HUSH_PARSER 1
  129. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  130. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  131. #ifdef CONFIG_SYS_HUSH_PARSER
  132. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  133. #else
  134. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  135. #endif
  136. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  137. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  138. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  139. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  140. #define CONFIG_SYS_DEVICE_NULLDEV 1
  141. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  142. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  143. #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
  144. #define CONFIG_SYS_LOAD_ADDR 0xa1000000 /* default load address */
  145. #define CONFIG_SYS_HZ 1000
  146. #define CONFIG_SYS_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
  147. /* valid baudrates */
  148. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  149. #ifdef CONFIG_MMC
  150. #define CONFIG_PXA_MMC
  151. #define CONFIG_CMD_MMC
  152. #define CONFIG_SYS_MMC_BASE 0xF0000000
  153. #endif
  154. /*
  155. * Stack sizes
  156. *
  157. * The stack sizes are set up in start.S using the settings below
  158. */
  159. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  160. #ifdef CONFIG_USE_IRQ
  161. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  162. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  163. #endif
  164. /*
  165. * Physical Memory Map
  166. */
  167. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  168. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  169. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  170. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  171. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  172. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  173. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  174. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  175. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  176. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  177. #define CONFIG_SYS_DRAM_BASE 0xa0000000
  178. #define CONFIG_SYS_DRAM_SIZE 0x04000000
  179. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  180. /*
  181. * GPIO settings
  182. */
  183. #define CONFIG_SYS_GPSR0_VAL 0x00018000
  184. #define CONFIG_SYS_GPSR1_VAL 0x00000000
  185. #define CONFIG_SYS_GPSR2_VAL 0x400dc000
  186. #define CONFIG_SYS_GPSR3_VAL 0x00000000
  187. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  188. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  189. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  190. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  191. #define CONFIG_SYS_GPDR0_VAL 0x00018000
  192. #define CONFIG_SYS_GPDR1_VAL 0x00028801
  193. #define CONFIG_SYS_GPDR2_VAL 0x520dc000
  194. #define CONFIG_SYS_GPDR3_VAL 0x0001E000
  195. #define CONFIG_SYS_GAFR0_L_VAL 0x801c0000
  196. #define CONFIG_SYS_GAFR0_U_VAL 0x00000013
  197. #define CONFIG_SYS_GAFR1_L_VAL 0x6990100A
  198. #define CONFIG_SYS_GAFR1_U_VAL 0x00000008
  199. #define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
  200. #define CONFIG_SYS_GAFR2_U_VAL 0x010900F2
  201. #define CONFIG_SYS_GAFR3_L_VAL 0x54000003
  202. #define CONFIG_SYS_GAFR3_U_VAL 0x00002401
  203. #define CONFIG_SYS_GRER0_VAL 0x00000000
  204. #define CONFIG_SYS_GRER1_VAL 0x00000000
  205. #define CONFIG_SYS_GRER2_VAL 0x00000000
  206. #define CONFIG_SYS_GRER3_VAL 0x00000000
  207. #define CONFIG_SYS_GFER0_VAL 0x00000000
  208. #define CONFIG_SYS_GFER1_VAL 0x00000000
  209. #define CONFIG_SYS_GFER2_VAL 0x00000000
  210. #define CONFIG_SYS_GFER3_VAL 0x00000020
  211. #define CONFIG_SYS_PSSR_VAL 0x20 /* CHECK */
  212. /*
  213. * Clock settings
  214. */
  215. #define CONFIG_SYS_CKEN 0x01FFFFFF /* CHECK */
  216. #define CONFIG_SYS_CCCR 0x02000290 /* 520Mhz */
  217. /*
  218. * Memory settings
  219. */
  220. #define CONFIG_SYS_MSC0_VAL 0x4df84df0
  221. #define CONFIG_SYS_MSC1_VAL 0x7ff87ff4
  222. #define CONFIG_SYS_MSC2_VAL 0xa26936d4
  223. #define CONFIG_SYS_MDCNFG_VAL 0x880009C9
  224. #define CONFIG_SYS_MDREFR_VAL 0x20ca201e
  225. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  226. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  227. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  228. /*
  229. * PCMCIA and CF Interfaces
  230. */
  231. #define CONFIG_SYS_MECR_VAL 0x00000001
  232. #define CONFIG_SYS_MCMEM0_VAL 0x00004204
  233. #define CONFIG_SYS_MCMEM1_VAL 0x00010204
  234. #define CONFIG_SYS_MCATT0_VAL 0x00010504
  235. #define CONFIG_SYS_MCATT1_VAL 0x00010504
  236. #define CONFIG_SYS_MCIO0_VAL 0x00008407
  237. #define CONFIG_SYS_MCIO1_VAL 0x0000c108
  238. #define CONFIG_DRIVER_DM9000 1
  239. #define CONFIG_DM9000_BASE 0x08000000
  240. #define DM9000_IO CONFIG_DM9000_BASE
  241. #define DM9000_DATA (CONFIG_DM9000_BASE+0x8004)
  242. #define CONFIG_USB_OHCI_NEW 1
  243. #define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
  244. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
  245. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
  246. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "trizepsiv"
  247. #define CONFIG_USB_STORAGE 1
  248. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  249. /*
  250. * FLASH and environment organization
  251. */
  252. #define CONFIG_SYS_FLASH_CFI
  253. #define CONFIG_FLASH_CFI_DRIVER 1
  254. #define CONFIG_SYS_MONITOR_BASE 0
  255. #define CONFIG_SYS_MONITOR_LEN 0x40000
  256. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  257. #define CONFIG_SYS_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
  258. /* timeout values are in ticks */
  259. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  260. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  261. /* write flash less slowly */
  262. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  263. /* Flash environment locations */
  264. #define CONFIG_ENV_IS_IN_FLASH 1
  265. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CONFIG_SYS_MONITOR_LEN) /* Addr of Environment Sector */
  266. #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment */
  267. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  268. /* Address and size of Redundant Environment Sector */
  269. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SECT_SIZE)
  270. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  271. #endif /* __CONFIG_H */