123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360 |
- /*
- * (C) Copyright 2002
- * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
- *
- * (C) Copyright 2002
- * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
- * Marius Groeger <mgroeger@sysgo.de>
- *
- * Copied from lubbock.h
- *
- * (C) Copyright 2004
- * BEC Systems <http://bec-systems.com>
- * Cliff Brake <cliff.brake@gmail.com>
- * Configuation settings for the Accelent/Vibren PXA255 IDP
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
- #ifndef __CONFIG_H
- #define __CONFIG_H
- #include <asm/arch/pxa-regs.h>
- /*
- * If we are developing, we might want to start U-Boot from RAM
- * so we MUST NOT initialize critical regs like mem-timing ...
- */
- #undef CONFIG_SKIP_LOWLEVEL_INIT /* define for developing */
- #undef CONFIG_SKIP_RELOCATE_UBOOT /* define for developing */
- /*
- * define the following to enable debug blinks. A debug blink function
- * must be defined in memsetup.S
- */
- #undef DEBUG_BLINK_ENABLE
- #undef DEBUG_BLINKC_ENABLE
- /*
- * High Level Configuration Options
- * (easy to change)
- */
- #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
- #undef CONFIG_LCD
- #ifdef CONFIG_LCD
- #define CONFIG_SHARP_LM8V31
- #endif
- #define CONFIG_MMC 1
- #define CONFIG_DOS_PARTITION 1
- #define BOARD_LATE_INIT 1
- #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
- /*
- * Size of malloc() pool
- */
- #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
- #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
- /*
- * PXA250 IDP memory map information
- */
- #define IDP_CS5_ETH_OFFSET 0x03400000
- /*
- * Hardware drivers
- */
- #define CONFIG_DRIVER_SMC91111
- #define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
- #define CONFIG_SMC_USE_32_BIT 1
- /* #define CONFIG_SMC_USE_IOFUNCS */
- /* the following has to be set high -- suspect something is wrong with
- * with the tftp timeout routines. FIXME!!!
- */
- #define CONFIG_NET_RETRY_COUNT 100
- /*
- * select serial console configuration
- */
- #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
- /* allow to overwrite serial and ethaddr */
- #define CONFIG_ENV_OVERWRITE
- #define CONFIG_BAUDRATE 115200
- /*
- * BOOTP options
- */
- #define CONFIG_BOOTP_BOOTFILESIZE
- #define CONFIG_BOOTP_BOOTPATH
- #define CONFIG_BOOTP_GATEWAY
- #define CONFIG_BOOTP_HOSTNAME
- /*
- * Command line configuration.
- */
- #include <config_cmd_default.h>
- #define CONFIG_CMD_FAT
- #define CONFIG_CMD_DHCP
- #define CONFIG_BOOTDELAY 3
- #define CONFIG_BOOTCOMMAND "bootm 40000"
- #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
- #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
- #define CONFIG_SETUP_MEMORY_TAGS 1
- /* #define CONFIG_INITRD_TAG 1 */
- /*
- * Current memory map for Vibren supplied Linux images:
- *
- * Flash:
- * 0 - 0x3ffff (size = 0x40000): bootloader
- * 0x40000 - 0x13ffff (size = 0x100000): kernel
- * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
- *
- * RAM:
- * 0xa0008000 - kernel is loaded
- * 0xa3000000 - Uboot runs (48MB into RAM)
- *
- */
- #define CONFIG_EXTRA_ENV_SETTINGS \
- "prog_boot_mmc=" \
- "mw.b 0xa0000000 0xff 0x40000; " \
- "if mmcinit && " \
- "fatload mmc 0 0xa0000000 u-boot.bin; " \
- "then " \
- "protect off 0x0 0x3ffff; " \
- "erase 0x0 0x3ffff; " \
- "cp.b 0xa0000000 0x0 0x40000; " \
- "reset;" \
- "fi\0" \
- "prog_uzImage_mmc=" \
- "mw.b 0xa0000000 0xff 0x100000; " \
- "if mmcinit && " \
- "fatload mmc 0 0xa0000000 uzImage; " \
- "then " \
- "protect off 0x40000 0xfffff; " \
- "erase 0x40000 0xfffff; " \
- "cp.b 0xa0000000 0x40000 0x100000; " \
- "fi\0" \
- "prog_jffs_mmc=" \
- "mw.b 0xa0000000 0xff 0x1e00000; " \
- "if mmcinit && " \
- "fatload mmc 0 0xa0000000 root.jffs; " \
- "then " \
- "protect off 0x140000 0x1f3ffff; " \
- "erase 0x140000 0x1f3ffff; " \
- "cp.b 0xa0000000 0x140000 0x1e00000; " \
- "fi\0" \
- "boot_mmc=" \
- "if mmcinit && " \
- "fatload mmc 0 0xa1000000 uzImage && " \
- "then " \
- "bootm 0xa1000000; " \
- "fi\0" \
- "prog_boot_net=" \
- "mw.b 0xa0000000 0xff 0x100000; " \
- "if bootp 0xa0000000 u-boot.bin; " \
- "then " \
- "protect off 0x0 0x3ffff; " \
- "erase 0x0 0x3ffff; " \
- "cp.b 0xa0000000 0x0 0x40000; " \
- "reset; " \
- "fi\0" \
- "prog_uzImage_net=" \
- "mw.b 0xa0000000 0xff 0x100000; " \
- "if bootp 0xa0000000 uzImage; " \
- "then " \
- "protect off 0x40000 0xfffff; " \
- "erase 0x40000 0xfffff; " \
- "cp.b 0xa0000000 0x40000 0x100000; " \
- "fi\0" \
- "prog_jffs_net=" \
- "mw.b 0xa0000000 0xff 0x1e00000; " \
- "if bootp 0xa0000000 root.jffs; " \
- "then " \
- "protect off 0x140000 0x1f3ffff; " \
- "erase 0x140000 0x1f3ffff; " \
- "cp.b 0xa0000000 0x140000 0x1e00000; " \
- "fi\0"
- /* "erase_env=" */
- /* "protect off" */
- #if defined(CONFIG_CMD_KGDB)
- #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
- #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
- #endif
- /*
- * Miscellaneous configurable options
- */
- #define CONFIG_SYS_HUSH_PARSER 1
- #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
- #define CONFIG_SYS_LONGHELP /* undef to save memory */
- #ifdef CONFIG_SYS_HUSH_PARSER
- #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
- #else
- #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
- #endif
- #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
- #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
- #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
- #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
- #define CONFIG_SYS_DEVICE_NULLDEV 1
- #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
- #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
- #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
- #define CONFIG_SYS_LOAD_ADDR 0xa0800000 /* default load address */
- #define CONFIG_SYS_HZ 1000
- #define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
- #define RTC 1 /* enable 32KHz osc */
- /* valid baudrates */
- #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
- #ifdef CONFIG_MMC
- #define CONFIG_PXA_MMC
- #define CONFIG_CMD_MMC
- #define CONFIG_SYS_MMC_BASE 0xF0000000
- #endif
- /*
- * Stack sizes
- *
- * The stack sizes are set up in start.S using the settings below
- */
- #define CONFIG_STACKSIZE (128*1024) /* regular stack */
- #ifdef CONFIG_USE_IRQ
- #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
- #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
- #endif
- /*
- * Physical Memory Map
- */
- #define CONFIG_NR_DRAM_BANKS 4 /* we have 1 banks of DRAM */
- #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
- #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
- #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
- #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
- #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
- #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
- #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
- #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
- #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
- #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
- #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
- #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
- #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
- #define CONFIG_SYS_DRAM_BASE 0xa0000000
- #define CONFIG_SYS_DRAM_SIZE 0x04000000
- #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
- /*
- * GPIO settings
- */
- #define CONFIG_SYS_GAFR0_L_VAL 0x80001005
- #define CONFIG_SYS_GAFR0_U_VAL 0xa5128012
- #define CONFIG_SYS_GAFR1_L_VAL 0x699a9558
- #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5aa6a
- #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
- #define CONFIG_SYS_GAFR2_U_VAL 0x2
- #define CONFIG_SYS_GPCR0_VAL 0x1800400
- #define CONFIG_SYS_GPCR1_VAL 0x0
- #define CONFIG_SYS_GPCR2_VAL 0x0
- #define CONFIG_SYS_GPDR0_VAL 0xc1818440
- #define CONFIG_SYS_GPDR1_VAL 0xfcffab82
- #define CONFIG_SYS_GPDR2_VAL 0x1ffff
- #define CONFIG_SYS_GPSR0_VAL 0x8000
- #define CONFIG_SYS_GPSR1_VAL 0x3f0002
- #define CONFIG_SYS_GPSR2_VAL 0x1c000
- #define CONFIG_SYS_PSSR_VAL 0x20
- /*
- * Memory settings
- */
- #define CONFIG_SYS_MSC0_VAL 0x29DCA4D2
- #define CONFIG_SYS_MSC1_VAL 0x43AC494C
- #define CONFIG_SYS_MSC2_VAL 0x39D449D4
- #define CONFIG_SYS_MDCNFG_VAL 0x090009C9
- #define CONFIG_SYS_MDREFR_VAL 0x0085C017
- #define CONFIG_SYS_MDMRS_VAL 0x00220022
- /*
- * PCMCIA and CF Interfaces
- */
- #define CONFIG_SYS_MECR_VAL 0x00000003
- #define CONFIG_SYS_MCMEM0_VAL 0x00014405
- #define CONFIG_SYS_MCMEM1_VAL 0x00014405
- #define CONFIG_SYS_MCATT0_VAL 0x00014405
- #define CONFIG_SYS_MCATT1_VAL 0x00014405
- #define CONFIG_SYS_MCIO0_VAL 0x00014405
- #define CONFIG_SYS_MCIO1_VAL 0x00014405
- /*
- * FLASH and environment organization
- */
- #define CONFIG_SYS_FLASH_CFI
- #define CONFIG_FLASH_CFI_DRIVER 1
- #define CONFIG_SYS_MONITOR_BASE 0
- #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
- #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
- #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
- #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
- /* timeout values are in ticks */
- #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
- #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
- /* put cfg at end of flash for now */
- #define CONFIG_ENV_IS_IN_FLASH 1
- /* Addr of Environment Sector */
- #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
- #define CONFIG_ENV_SIZE PHYS_FLASH_SECT_SIZE /* Total Size of Environment Sector */
- #define CONFIG_ENV_SECT_SIZE (PHYS_FLASH_SECT_SIZE / 16)
- #endif /* __CONFIG_H */
|