mgsuvd.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
  33. #define CONFIG_MGSUVD 1 /* ...on a mgsuvd board */
  34. #define CONFIG_HOSTNAME mgsuvd
  35. /* include common defines/options for all Keymile boards */
  36. #include "keymile-common.h"
  37. #define CONFIG_8xx_GCLK_FREQ 66000000
  38. #define CONFIG_SYS_SMC_UCODE_PATCH 1 /* Relocate SMC1 */
  39. #define CONFIG_SYS_SMC_DPMEM_OFFSET 0x1fc0
  40. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  41. #define CONFIG_SYS_SMC_RXBUFLEN 128
  42. #define CONFIG_SYS_MAXIDLE 10
  43. #define CONFIG_SYS_CPM_BOOTCOUNT_ADDR 0x1eb0 /* In case of SMC relocation, the
  44. * default value is not working */
  45. #define BOOTFLASH_START F0000000
  46. #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
  47. #define CONFIG_PREBOOT "echo;" \
  48. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  49. "echo"
  50. #define CONFIG_EXTRA_ENV_SETTINGS \
  51. "netdev=eth0\0" \
  52. "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
  53. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  54. "nfsroot=${serverip}:${rootpath}\0" \
  55. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  56. "addip=setenv bootargs ${bootargs} " \
  57. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  58. ":${hostname}:${netdev}:off panic=1\0" \
  59. "flash_nfs=run nfsargs addip;" \
  60. "bootm ${kernel_addr}\0" \
  61. "flash_self=run ramargs addip;" \
  62. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  63. "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
  64. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
  65. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  66. "rootpath=/opt/eldk/ppc_8xx\0" \
  67. "bootfile=/tftpboot/mgsuvd/uImage\0" \
  68. "fdt_addr=400000\0" \
  69. "kernel_addr=200000\0" \
  70. "fdt_file=/tftpboot/mgsuvd/mgsuvd.dtb\0" \
  71. "load=tftp 200000 ${u-boot}\0" \
  72. "update=protect off f0000000 +${filesize};" \
  73. "erase f0000000 +${filesize};" \
  74. "cp.b 200000 f0000000 ${filesize};" \
  75. "protect on f0000000 +${filesize}\0" \
  76. ""
  77. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  78. #define CONFIG_TIMESTAMP /* but print image timestmps */
  79. /*
  80. * Low Level Configuration Settings
  81. * (address mappings, register initial values, etc.)
  82. * You should know what you are doing if you make changes here.
  83. */
  84. /*-----------------------------------------------------------------------
  85. * Internal Memory Mapped Register
  86. */
  87. #define CONFIG_SYS_IMMR 0xFFF00000
  88. /*-----------------------------------------------------------------------
  89. * Definitions for initial stack pointer and data area (in DPRAM)
  90. */
  91. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  92. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  93. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  94. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  95. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  96. /*-----------------------------------------------------------------------
  97. * Start addresses for the final memory configuration
  98. * (Set up by the startup code)
  99. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  100. */
  101. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  102. #define CONFIG_SYS_FLASH_BASE 0xf0000000
  103. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  104. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  105. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  106. /*
  107. * For booting Linux, the board info and command line data
  108. * have to be in the first 8 MB of memory, since this is
  109. * the maximum mapped by the Linux kernel during initialization.
  110. */
  111. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  112. /*-----------------------------------------------------------------------
  113. * FLASH organization
  114. */
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  116. #define CONFIG_SYS_FLASH_SIZE 32
  117. #define CONFIG_SYS_FLASH_CFI
  118. #define CONFIG_FLASH_CFI_DRIVER
  119. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  120. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  121. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  122. #define CONFIG_ENV_IS_IN_FLASH 1
  123. #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
  124. #define CONFIG_ENV_SIZE 0x04000 /* Total Size of Environment Sector */
  125. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  126. /* Address and size of Redundant Environment Sector */
  127. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  128. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  129. #define CONFIG_ENV_BUFFER_PRINT 1
  130. /*-----------------------------------------------------------------------
  131. * Cache Configuration
  132. */
  133. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  134. #if defined(CONFIG_CMD_KGDB)
  135. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  136. #endif
  137. /*-----------------------------------------------------------------------
  138. * SYPCR - System Protection Control 11-9
  139. * SYPCR can only be written once after reset!
  140. *-----------------------------------------------------------------------
  141. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  142. */
  143. #define CONFIG_SYS_SYPCR 0xffffff89
  144. /*-----------------------------------------------------------------------
  145. * SIUMCR - SIU Module Configuration 11-6
  146. *-----------------------------------------------------------------------
  147. */
  148. #define CONFIG_SYS_SIUMCR 0x00610480
  149. /*-----------------------------------------------------------------------
  150. * TBSCR - Time Base Status and Control 11-26
  151. *-----------------------------------------------------------------------
  152. * Clear Reference Interrupt Status, Timebase freezing enabled
  153. */
  154. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  155. /*-----------------------------------------------------------------------
  156. * PISCR - Periodic Interrupt Status and Control 11-31
  157. *-----------------------------------------------------------------------
  158. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  159. */
  160. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  161. /*-----------------------------------------------------------------------
  162. * SCCR - System Clock and reset Control Register 15-27
  163. *-----------------------------------------------------------------------
  164. * Set clock output, timebase and RTC source and divider,
  165. * power management and some other internal clocks
  166. */
  167. #define SCCR_MASK 0x01800000
  168. #define CONFIG_SYS_SCCR 0x01800000
  169. #define CONFIG_SYS_DER 0
  170. /*
  171. * Init Memory Controller:
  172. *
  173. * BR0/1 and OR0/1 (FLASH)
  174. */
  175. #define FLASH_BASE0_PRELIM 0xf0000000 /* FLASH bank #0 */
  176. /* used to re-map FLASH both when starting from SRAM or FLASH:
  177. * restrict access enough to keep SRAM working (if any)
  178. * but not too much to meddle with FLASH accesses
  179. */
  180. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  181. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  182. /*
  183. * FLASH timing: Default value of OR0 after reset
  184. */
  185. #define CONFIG_SYS_OR0_PRELIM 0xfe000954
  186. #define CONFIG_SYS_BR0_PRELIM 0xf0000401
  187. /*
  188. * BR1 and OR1 (SDRAM)
  189. *
  190. */
  191. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  192. #define SDRAM_MAX_SIZE (64 << 20) /* max 64 MB per bank */
  193. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  194. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  195. #define CONFIG_SYS_OR1_PRELIM 0xfc000800
  196. #define CONFIG_SYS_BR1_PRELIM (0x000000C0 | 0x01)
  197. #define CONFIG_SYS_MPTPR 0x0200
  198. /* PTB=16, AMB=001, FIXME 1 RAS precharge cycles, 1 READ loop cycle (not used),
  199. 1 Write loop Cycle (not used), 1 Timer Loop Cycle */
  200. #define CONFIG_SYS_MBMR 0x10964111
  201. #define CONFIG_SYS_MAR 0x00000088
  202. /*
  203. * 4096 Rows from SDRAM example configuration
  204. * 1000 factor s -> ms
  205. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  206. * 4 Number of refresh cycles per period
  207. * 64 Refresh cycle in ms per number of rows
  208. */
  209. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  210. /* GPIO/PIGGY on CS3 initialization values
  211. */
  212. #define CONFIG_SYS_PIGGY_BASE (0x30000000)
  213. #define CONFIG_SYS_OR3_PRELIM (0xfe000d24)
  214. #define CONFIG_SYS_BR3_PRELIM (0x30000401)
  215. /*
  216. * Internal Definitions
  217. *
  218. * Boot Flags
  219. */
  220. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  221. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  222. #define CONFIG_SCC3_ENET
  223. #define CONFIG_ETHPRIME "SCC ETHERNET"
  224. #define CONFIG_HAS_ETH0
  225. /* pass open firmware flat tree */
  226. #define CONFIG_OF_LIBFDT 1
  227. #define CONFIG_OF_BOARD_SETUP 1
  228. #define OF_STDOUT_PATH "/soc/cpm/serial@a80"
  229. /* enable I2C and select the hardware/software driver */
  230. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  231. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  232. #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
  233. #define CONFIG_SYS_I2C_SLAVE 0x7F
  234. #define I2C_SOFT_DECLARATIONS
  235. /*
  236. * Software (bit-bang) I2C driver configuration
  237. */
  238. #define I2C_BASE_DIR ((u16 *)(CONFIG_SYS_PIGGY_BASE + 0x04))
  239. #define I2C_BASE_PORT ((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x09))
  240. #define SDA_BIT 0x40
  241. #define SCL_BIT 0x80
  242. #define SDA_CONF 0x1000
  243. #define SCL_CONF 0x2000
  244. #define I2C_ACTIVE do {} while (0)
  245. #define I2C_TRISTATE do {} while (0)
  246. #define I2C_READ ((in_8(I2C_BASE_PORT) & SDA_BIT) == SDA_BIT)
  247. #define I2C_SDA(bit) if(bit) { \
  248. clrbits(be16, I2C_BASE_DIR, SDA_CONF); \
  249. } else { \
  250. clrbits(8, I2C_BASE_PORT, SDA_BIT); \
  251. setbits(be16, I2C_BASE_DIR, SDA_CONF); \
  252. }
  253. #define I2C_SCL(bit) if(bit) { \
  254. clrbits(be16, I2C_BASE_DIR, SCL_CONF); \
  255. } else { \
  256. clrbits(8, I2C_BASE_PORT, SCL_BIT); \
  257. setbits(be16, I2C_BASE_DIR, SCL_CONF); \
  258. }
  259. #define I2C_DELAY udelay(50) /* 1/4 I2C clock duration */
  260. #define CONFIG_I2C_MULTI_BUS 1
  261. #define CONFIG_I2C_CMD_TREE 1
  262. #define CONFIG_SYS_MAX_I2C_BUS 2
  263. #define CONFIG_SYS_I2C_INIT_BOARD 1
  264. #define CONFIG_I2C_MUX 1
  265. /* EEprom support */
  266. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  267. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1
  268. #define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
  269. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  270. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  271. /* Support the IVM EEprom */
  272. #define CONFIG_SYS_IVM_EEPROM_ADR 0x50
  273. #define CONFIG_SYS_IVM_EEPROM_MAX_LEN 0x400
  274. #define CONFIG_SYS_IVM_EEPROM_PAGE_LEN 0x100
  275. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  276. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  277. #define CONFIG_DTT_SENSORS {0, 2, 4, 6} /* Sensor addresses */
  278. #define CONFIG_SYS_DTT_MAX_TEMP 70
  279. #define CONFIG_SYS_DTT_LOW_TEMP -30
  280. #define CONFIG_SYS_DTT_HYSTERESIS 3
  281. #define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
  282. #define MTDIDS_DEFAULT "nor0=app"
  283. #define MTDPARTS_DEFAULT ( \
  284. "mtdparts=app:384k(u-boot),128k(env),128k(envred),128k(free)," \
  285. "1536k(esw0),8704k(rootfs0),1536k(esw1),2432k(rootfs1),640k(var),768k(cfg)")
  286. #endif /* __CONFIG_H */