ddr3_dimm_params.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * calculate the organization and timing parameter
  6. * from ddr3 spd, please refer to the spec
  7. * JEDEC standard No.21-C 4_01_02_11R18.pdf
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * Version 2 as published by the Free Software Foundation.
  12. */
  13. #include <common.h>
  14. #include <asm/fsl_ddr_sdram.h>
  15. #include "ddr.h"
  16. /*
  17. * Calculate the Density of each Physical Rank.
  18. * Returned size is in bytes.
  19. *
  20. * each rank size =
  21. * sdram capacity(bit) / 8 * primary bus width / sdram width
  22. *
  23. * where: sdram capacity = spd byte4[3:0]
  24. * primary bus width = spd byte8[2:0]
  25. * sdram width = spd byte7[2:0]
  26. *
  27. * SPD byte4 - sdram density and banks
  28. * bit[3:0] size(bit) size(byte)
  29. * 0000 256Mb 32MB
  30. * 0001 512Mb 64MB
  31. * 0010 1Gb 128MB
  32. * 0011 2Gb 256MB
  33. * 0100 4Gb 512MB
  34. * 0101 8Gb 1GB
  35. * 0110 16Gb 2GB
  36. *
  37. * SPD byte8 - module memory bus width
  38. * bit[2:0] primary bus width
  39. * 000 8bits
  40. * 001 16bits
  41. * 010 32bits
  42. * 011 64bits
  43. *
  44. * SPD byte7 - module organiztion
  45. * bit[2:0] sdram device width
  46. * 000 4bits
  47. * 001 8bits
  48. * 010 16bits
  49. * 011 32bits
  50. *
  51. */
  52. static unsigned long long
  53. compute_ranksize(const ddr3_spd_eeprom_t *spd)
  54. {
  55. unsigned long long bsize;
  56. int nbit_sdram_cap_bsize = 0;
  57. int nbit_primary_bus_width = 0;
  58. int nbit_sdram_width = 0;
  59. if ((spd->density_banks & 0xf) < 7)
  60. nbit_sdram_cap_bsize = (spd->density_banks & 0xf) + 28;
  61. if ((spd->bus_width & 0x7) < 4)
  62. nbit_primary_bus_width = (spd->bus_width & 0x7) + 3;
  63. if ((spd->organization & 0x7) < 4)
  64. nbit_sdram_width = (spd->organization & 0x7) + 2;
  65. bsize = 1ULL << (nbit_sdram_cap_bsize - 3
  66. + nbit_primary_bus_width - nbit_sdram_width);
  67. debug("DDR: DDR III rank density = 0x%16llx\n", bsize);
  68. return bsize;
  69. }
  70. /*
  71. * ddr_compute_dimm_parameters for DDR3 SPD
  72. *
  73. * Compute DIMM parameters based upon the SPD information in spd.
  74. * Writes the results to the dimm_params_t structure pointed by pdimm.
  75. *
  76. */
  77. unsigned int
  78. ddr_compute_dimm_parameters(const ddr3_spd_eeprom_t *spd,
  79. dimm_params_t *pdimm,
  80. unsigned int dimm_number)
  81. {
  82. unsigned int retval;
  83. unsigned int mtb_ps;
  84. int ftb_10th_ps;
  85. int i;
  86. if (spd->mem_type) {
  87. if (spd->mem_type != SPD_MEMTYPE_DDR3) {
  88. printf("DIMM %u: is not a DDR3 SPD.\n", dimm_number);
  89. return 1;
  90. }
  91. } else {
  92. memset(pdimm, 0, sizeof(dimm_params_t));
  93. return 1;
  94. }
  95. retval = ddr3_spd_check(spd);
  96. if (retval) {
  97. printf("DIMM %u: failed checksum\n", dimm_number);
  98. return 2;
  99. }
  100. /*
  101. * The part name in ASCII in the SPD EEPROM is not null terminated.
  102. * Guarantee null termination here by presetting all bytes to 0
  103. * and copying the part name in ASCII from the SPD onto it
  104. */
  105. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  106. if ((spd->info_size_crc & 0xF) > 1)
  107. memcpy(pdimm->mpart, spd->mpart, sizeof(pdimm->mpart) - 1);
  108. /* DIMM organization parameters */
  109. pdimm->n_ranks = ((spd->organization >> 3) & 0x7) + 1;
  110. pdimm->rank_density = compute_ranksize(spd);
  111. pdimm->capacity = pdimm->n_ranks * pdimm->rank_density;
  112. pdimm->primary_sdram_width = 1 << (3 + (spd->bus_width & 0x7));
  113. if ((spd->bus_width >> 3) & 0x3)
  114. pdimm->ec_sdram_width = 8;
  115. else
  116. pdimm->ec_sdram_width = 0;
  117. pdimm->data_width = pdimm->primary_sdram_width
  118. + pdimm->ec_sdram_width;
  119. /* These are the types defined by the JEDEC DDR3 SPD spec */
  120. pdimm->mirrored_dimm = 0;
  121. pdimm->registered_dimm = 0;
  122. switch (spd->module_type & DDR3_SPD_MODULETYPE_MASK) {
  123. case DDR3_SPD_MODULETYPE_RDIMM:
  124. case DDR3_SPD_MODULETYPE_MINI_RDIMM:
  125. case DDR3_SPD_MODULETYPE_72B_SO_RDIMM:
  126. /* Registered/buffered DIMMs */
  127. pdimm->registered_dimm = 1;
  128. for (i = 0; i < 16; i += 2) {
  129. u8 rcw = spd->mod_section.registered.rcw[i/2];
  130. pdimm->rcw[i] = (rcw >> 0) & 0x0F;
  131. pdimm->rcw[i+1] = (rcw >> 4) & 0x0F;
  132. }
  133. break;
  134. case DDR3_SPD_MODULETYPE_UDIMM:
  135. case DDR3_SPD_MODULETYPE_SO_DIMM:
  136. case DDR3_SPD_MODULETYPE_MICRO_DIMM:
  137. case DDR3_SPD_MODULETYPE_MINI_UDIMM:
  138. case DDR3_SPD_MODULETYPE_MINI_CDIMM:
  139. case DDR3_SPD_MODULETYPE_72B_SO_UDIMM:
  140. case DDR3_SPD_MODULETYPE_72B_SO_CDIMM:
  141. case DDR3_SPD_MODULETYPE_LRDIMM:
  142. case DDR3_SPD_MODULETYPE_16B_SO_DIMM:
  143. case DDR3_SPD_MODULETYPE_32B_SO_DIMM:
  144. /* Unbuffered DIMMs */
  145. if (spd->mod_section.unbuffered.addr_mapping & 0x1)
  146. pdimm->mirrored_dimm = 1;
  147. break;
  148. default:
  149. printf("unknown module_type 0x%02X\n", spd->module_type);
  150. return 1;
  151. }
  152. /* SDRAM device parameters */
  153. pdimm->n_row_addr = ((spd->addressing >> 3) & 0x7) + 12;
  154. pdimm->n_col_addr = (spd->addressing & 0x7) + 9;
  155. pdimm->n_banks_per_sdram_device = 8 << ((spd->density_banks >> 4) & 0x7);
  156. /*
  157. * The SPD spec has not the ECC bit,
  158. * We consider the DIMM as ECC capability
  159. * when the extension bus exist
  160. */
  161. if (pdimm->ec_sdram_width)
  162. pdimm->edc_config = 0x02;
  163. else
  164. pdimm->edc_config = 0x00;
  165. /*
  166. * The SPD spec has not the burst length byte
  167. * but DDR3 spec has nature BL8 and BC4,
  168. * BL8 -bit3, BC4 -bit2
  169. */
  170. pdimm->burst_lengths_bitmask = 0x0c;
  171. pdimm->row_density = __ilog2(pdimm->rank_density);
  172. /* MTB - medium timebase
  173. * The unit in the SPD spec is ns,
  174. * We convert it to ps.
  175. * eg: MTB = 0.125ns (125ps)
  176. */
  177. mtb_ps = (spd->mtb_dividend * 1000) /spd->mtb_divisor;
  178. pdimm->mtb_ps = mtb_ps;
  179. /*
  180. * FTB - fine timebase
  181. * use 1/10th of ps as our unit to avoid floating point
  182. * eg, 10 for 1ps, 25 for 2.5ps, 50 for 5ps
  183. */
  184. ftb_10th_ps =
  185. ((spd->ftb_div & 0xf0) >> 4) * 10 / (spd->ftb_div & 0x0f);
  186. pdimm->ftb_10th_ps = ftb_10th_ps;
  187. /*
  188. * sdram minimum cycle time
  189. * we assume the MTB is 0.125ns
  190. * eg:
  191. * tCK_min=15 MTB (1.875ns) ->DDR3-1066
  192. * =12 MTB (1.5ns) ->DDR3-1333
  193. * =10 MTB (1.25ns) ->DDR3-1600
  194. */
  195. pdimm->tCKmin_X_ps = spd->tCK_min * mtb_ps +
  196. (spd->fine_tCK_min * ftb_10th_ps) / 10;
  197. /*
  198. * CAS latency supported
  199. * bit4 - CL4
  200. * bit5 - CL5
  201. * bit18 - CL18
  202. */
  203. pdimm->caslat_X = ((spd->caslat_msb << 8) | spd->caslat_lsb) << 4;
  204. /*
  205. * min CAS latency time
  206. * eg: tAA_min =
  207. * DDR3-800D 100 MTB (12.5ns)
  208. * DDR3-1066F 105 MTB (13.125ns)
  209. * DDR3-1333H 108 MTB (13.5ns)
  210. * DDR3-1600H 90 MTB (11.25ns)
  211. */
  212. pdimm->tAA_ps = spd->tAA_min * mtb_ps +
  213. (spd->fine_tAA_min * ftb_10th_ps) / 10;
  214. /*
  215. * min write recovery time
  216. * eg:
  217. * tWR_min = 120 MTB (15ns) -> all speed grades.
  218. */
  219. pdimm->tWR_ps = spd->tWR_min * mtb_ps;
  220. /*
  221. * min RAS to CAS delay time
  222. * eg: tRCD_min =
  223. * DDR3-800 100 MTB (12.5ns)
  224. * DDR3-1066F 105 MTB (13.125ns)
  225. * DDR3-1333H 108 MTB (13.5ns)
  226. * DDR3-1600H 90 MTB (11.25)
  227. */
  228. pdimm->tRCD_ps = spd->tRCD_min * mtb_ps +
  229. (spd->fine_tRCD_min * ftb_10th_ps) / 10;
  230. /*
  231. * min row active to row active delay time
  232. * eg: tRRD_min =
  233. * DDR3-800(1KB page) 80 MTB (10ns)
  234. * DDR3-1333(1KB page) 48 MTB (6ns)
  235. */
  236. pdimm->tRRD_ps = spd->tRRD_min * mtb_ps;
  237. /*
  238. * min row precharge delay time
  239. * eg: tRP_min =
  240. * DDR3-800D 100 MTB (12.5ns)
  241. * DDR3-1066F 105 MTB (13.125ns)
  242. * DDR3-1333H 108 MTB (13.5ns)
  243. * DDR3-1600H 90 MTB (11.25ns)
  244. */
  245. pdimm->tRP_ps = spd->tRP_min * mtb_ps +
  246. (spd->fine_tRP_min * ftb_10th_ps) / 10;
  247. /* min active to precharge delay time
  248. * eg: tRAS_min =
  249. * DDR3-800D 300 MTB (37.5ns)
  250. * DDR3-1066F 300 MTB (37.5ns)
  251. * DDR3-1333H 288 MTB (36ns)
  252. * DDR3-1600H 280 MTB (35ns)
  253. */
  254. pdimm->tRAS_ps = (((spd->tRAS_tRC_ext & 0xf) << 8) | spd->tRAS_min_lsb)
  255. * mtb_ps;
  256. /*
  257. * min active to actice/refresh delay time
  258. * eg: tRC_min =
  259. * DDR3-800D 400 MTB (50ns)
  260. * DDR3-1066F 405 MTB (50.625ns)
  261. * DDR3-1333H 396 MTB (49.5ns)
  262. * DDR3-1600H 370 MTB (46.25ns)
  263. */
  264. pdimm->tRC_ps = (((spd->tRAS_tRC_ext & 0xf0) << 4) | spd->tRC_min_lsb)
  265. * mtb_ps + (spd->fine_tRC_min * ftb_10th_ps) / 10;
  266. /*
  267. * min refresh recovery delay time
  268. * eg: tRFC_min =
  269. * 512Mb 720 MTB (90ns)
  270. * 1Gb 880 MTB (110ns)
  271. * 2Gb 1280 MTB (160ns)
  272. */
  273. pdimm->tRFC_ps = ((spd->tRFC_min_msb << 8) | spd->tRFC_min_lsb)
  274. * mtb_ps;
  275. /*
  276. * min internal write to read command delay time
  277. * eg: tWTR_min = 40 MTB (7.5ns) - all speed bins.
  278. * tWRT is at least 4 mclk independent of operating freq.
  279. */
  280. pdimm->tWTR_ps = spd->tWTR_min * mtb_ps;
  281. /*
  282. * min internal read to precharge command delay time
  283. * eg: tRTP_min = 40 MTB (7.5ns) - all speed bins.
  284. * tRTP is at least 4 mclk independent of operating freq.
  285. */
  286. pdimm->tRTP_ps = spd->tRTP_min * mtb_ps;
  287. /*
  288. * Average periodic refresh interval
  289. * tREFI = 7.8 us at normal temperature range
  290. * = 3.9 us at ext temperature range
  291. */
  292. pdimm->refresh_rate_ps = 7800000;
  293. /*
  294. * min four active window delay time
  295. * eg: tFAW_min =
  296. * DDR3-800(1KB page) 320 MTB (40ns)
  297. * DDR3-1066(1KB page) 300 MTB (37.5ns)
  298. * DDR3-1333(1KB page) 240 MTB (30ns)
  299. * DDR3-1600(1KB page) 240 MTB (30ns)
  300. */
  301. pdimm->tFAW_ps = (((spd->tFAW_msb & 0xf) << 8) | spd->tFAW_min)
  302. * mtb_ps;
  303. return 0;
  304. }