xupv2p.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include "../board/xilinx/xupv2p/xparameters.h"
  27. #define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
  28. #define CONFIG_XUPV2P 1
  29. /* uart */
  30. #define CONFIG_XILINX_UARTLITE
  31. #define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
  32. #define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
  33. #define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
  34. /* ethernet */
  35. #define CONFIG_EMAC 1
  36. #define XPAR_EMAC_0_DEVICE_ID XPAR_XEMAC_NUM_INSTANCES
  37. /*
  38. * setting reset address
  39. *
  40. * TEXT_BASE is set to place, where the U-BOOT run in RAM, but
  41. * if you want to store U-BOOT in flash, set CFG_RESET_ADDRESS
  42. * to FLASH memory and after loading bitstream jump to FLASH.
  43. * U-BOOT auto-relocate to TEXT_BASE. After RESET command Microblaze
  44. * jump to CFG_RESET_ADDRESS where is the original U-BOOT code.
  45. */
  46. /* #define CFG_RESET_ADDRESS 0x36000000 */
  47. /* gpio */
  48. #ifdef XILINX_GPIO_BASEADDR
  49. #define CFG_GPIO_0 1
  50. #define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
  51. #endif
  52. /* interrupt controller */
  53. #define CFG_INTC_0 1
  54. #define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
  55. #define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
  56. /* timer */
  57. #define CFG_TIMER_0 1
  58. #define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
  59. #define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
  60. #define FREQUENCE XILINX_CLOCK_FREQ
  61. #define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
  62. #define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
  63. /*
  64. * memory layout - Example
  65. * TEXT_BASE = 0x3600_0000;
  66. * CFG_SRAM_BASE = 0x3000_0000;
  67. * CFG_SRAM_SIZE = 0x1000_0000;
  68. *
  69. * CFG_GBL_DATA_OFFSET = 0x3000_0000 + 0x1000_0000 - 0x1000 = 0x3FFF_F000
  70. * CFG_MONITOR_BASE = 0x3FFF_F000 - 0x40000 = 0x3FFB_F000
  71. * CFG_MALLOC_BASE = 0x3FFB_F000 - 0x40000 = 0x3FF7_F000
  72. *
  73. * 0x3000_0000 CFG_SDRAM_BASE
  74. * FREE
  75. * 0x3600_0000 TEXT_BASE
  76. * U-BOOT code
  77. * 0x3602_0000
  78. * FREE
  79. *
  80. * STACK
  81. * 0x3FF7_F000 CFG_MALLOC_BASE
  82. * MALLOC_AREA 256kB Alloc
  83. * 0x3FFB_F000 CFG_MONITOR_BASE
  84. * MONITOR_CODE 256kB Env
  85. * 0x3FFF_F000 CFG_GBL_DATA_OFFSET
  86. * GLOBAL_DATA 4kB bd, gd
  87. * 0x4000_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
  88. */
  89. /* ddr sdram - main memory */
  90. #define CFG_SDRAM_BASE XILINX_RAM_START
  91. #define CFG_SDRAM_SIZE XILINX_RAM_SIZE
  92. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  93. #define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
  94. /* global pointer */
  95. #define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
  96. #define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE) /* start of global data */
  97. /* monitor code */
  98. #define SIZE 0x40000
  99. #define CFG_MONITOR_LEN SIZE
  100. #define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
  101. #define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  102. #define CFG_MALLOC_LEN SIZE
  103. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  104. /* stack */
  105. #define CFG_INIT_SP_OFFSET CFG_MALLOC_BASE
  106. #define CFG_NO_FLASH 1
  107. #define CFG_ENV_IS_NOWHERE 1
  108. #define CFG_ENV_SIZE 0x1000
  109. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  110. /*
  111. * BOOTP options
  112. */
  113. #define CONFIG_BOOTP_BOOTFILESIZE
  114. #define CONFIG_BOOTP_BOOTPATH
  115. #define CONFIG_BOOTP_GATEWAY
  116. #define CONFIG_BOOTP_HOSTNAME
  117. /*
  118. * Command line configuration.
  119. */
  120. #include <config_cmd_default.h>
  121. #undef CONFIG_CMD_FLASH
  122. #undef CONFIG_CMD_IMLS
  123. #define CONFIG_CMD_ASKENV
  124. #define CONFIG_CMD_CACHE
  125. #define CONFIG_CMD_IRQ
  126. #define CONFIG_CMD_PING
  127. #ifdef XILINX_SYSACE_BASEADDR
  128. #define CONFIG_CMD_EXT2
  129. #define CONFIG_CMD_FAT
  130. #endif
  131. /* Miscellaneous configurable options */
  132. #define CFG_PROMPT "U-Boot-mONStR> "
  133. #define CFG_CBSIZE 512 /* size of console buffer */
  134. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
  135. #define CFG_MAXARGS 15 /* max number of command args */
  136. #define CFG_LONGHELP
  137. #define CFG_LOAD_ADDR 0x12000000 /* default load address */
  138. #define CONFIG_BOOTDELAY 30
  139. #define CONFIG_BOOTARGS "root=romfs"
  140. #define CONFIG_HOSTNAME "xupv2p"
  141. #define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
  142. #define CONFIG_IPADDR 192.168.0.3
  143. #define CONFIG_SERVERIP 192.168.0.5
  144. #define CONFIG_GATEWAYIP 192.168.0.1
  145. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  146. /* architecture dependent code */
  147. #define CFG_USR_EXCEP /* user exception */
  148. #define CFG_HZ 1000
  149. #define CONFIG_PREBOOT "echo U-BOOT by mONStR;" \
  150. "base 0;" \
  151. "echo"
  152. /* system ace */
  153. #ifdef XILINX_SYSACE_BASEADDR
  154. #define CONFIG_SYSTEMACE
  155. /* #define DEBUG_SYSTEMACE */
  156. #define SYSTEMACE_CONFIG_FPGA
  157. #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
  158. #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
  159. #define CONFIG_DOS_PARTITION
  160. #endif
  161. #endif /* __CONFIG_H */