pcu_e.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Workaround for layout bug on prototype board
  30. */
  31. #define PCU_E_WITH_SWAPPED_CS 1
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1 /* This is a MPC860T CPU */
  37. #define CONFIG_MPC860T 1
  38. #define CONFIG_PCU_E 1 /* ...on a PCU E board */
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #define CONFIG_BAUDRATE 9600
  41. #if 0
  42. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  43. #else
  44. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  45. #endif
  46. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_BOOTCOMMAND \
  49. "bootp;" \
  50. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  51. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  52. "bootm"
  53. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  54. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  55. #undef CONFIG_WATCHDOG /* watchdog disabled */
  56. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  57. #define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */
  58. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  59. #define CONFIG_SPI /* enable SPI driver */
  60. #define CONFIG_SPI_X /* 16 bit EEPROM addressing */
  61. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  62. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  63. #define CFG_I2C_SLAVE 0x7F
  64. /* ----------------------------------------------------------------
  65. * Offset to initial SPI buffers in DPRAM (used if the environment
  66. * is in the SPI EEPROM): We need a 520 byte scratch DPRAM area to
  67. * use at an early stage. It is used between the two initialization
  68. * calls (spi_init_f() and spi_init_r()). The value 0xB00 makes it
  69. * far enough from the start of the data area (as well as from the
  70. * stack pointer).
  71. * ---------------------------------------------------------------- */
  72. #define CFG_SPI_INIT_OFFSET 0xB00
  73. /*
  74. * Command line configuration.
  75. */
  76. #include <config_cmd_default.h>
  77. #define CONFIG_CMD_BSP
  78. #define CONFIG_CMD_DATE
  79. #define CONFIG_CMD_DHCP
  80. #define CONFIG_CMD_EEPROM
  81. #define CONFIG_CMD_NFS
  82. #define CONFIG_CMD_SNTP
  83. /*
  84. * BOOTP options
  85. */
  86. #define CONFIG_BOOTP_SUBNETMASK
  87. #define CONFIG_BOOTP_HOSTNAME
  88. #define CONFIG_BOOTP_BOOTPATH
  89. #define CONFIG_BOOTP_BOOTFILESIZE
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CFG_LONGHELP /* undef to save memory */
  94. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  95. #if defined(CONFIG_CMD_KGDB)
  96. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  101. #define CFG_MAXARGS 16 /* max number of command args */
  102. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  103. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  104. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  105. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  106. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  107. /* Ethernet hardware configuration done using port pins */
  108. #define CFG_PB_ETH_RESET 0x00000020 /* PB 26 */
  109. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  110. #define CFG_PA_ETH_MDDIS 0x4000 /* PA 1 */
  111. #define CFG_PB_ETH_POWERDOWN 0x00000800 /* PB 20 */
  112. #define CFG_PB_ETH_CFG1 0x00000400 /* PB 21 */
  113. #define CFG_PB_ETH_CFG2 0x00000200 /* PB 22 */
  114. #define CFG_PB_ETH_CFG3 0x00000100 /* PB 23 */
  115. #else /* XXX */
  116. #define CFG_PB_ETH_MDDIS 0x00000010 /* PB 27 */
  117. #define CFG_PB_ETH_POWERDOWN 0x00000100 /* PB 23 */
  118. #define CFG_PB_ETH_CFG1 0x00000200 /* PB 22 */
  119. #define CFG_PB_ETH_CFG2 0x00000400 /* PB 21 */
  120. #define CFG_PB_ETH_CFG3 0x00000800 /* PB 20 */
  121. #endif /* XXX */
  122. /* Ethernet settings:
  123. * MDIO enabled, autonegotiation, 10/100Mbps, half/full duplex
  124. */
  125. #define CFG_ETH_MDDIS_VALUE 0
  126. #define CFG_ETH_CFG1_VALUE 1
  127. #define CFG_ETH_CFG2_VALUE 1
  128. #define CFG_ETH_CFG3_VALUE 1
  129. /* PUMA configuration */
  130. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  131. #define CFG_PB_PUMA_PROG 0x00000010 /* PB 27 */
  132. #else /* XXX */
  133. #define CFG_PA_PUMA_PROG 0x4000 /* PA 1 */
  134. #endif /* XXX */
  135. #define CFG_PC_PUMA_DONE 0x0008 /* PC 12 */
  136. #define CFG_PC_PUMA_INIT 0x0004 /* PC 13 */
  137. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  138. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  139. /*
  140. * Low Level Configuration Settings
  141. * (address mappings, register initial values, etc.)
  142. * You should know what you are doing if you make changes here.
  143. */
  144. /*-----------------------------------------------------------------------
  145. * Internal Memory Mapped Register
  146. */
  147. #define CFG_IMMR 0xFE000000
  148. /*-----------------------------------------------------------------------
  149. * Definitions for initial stack pointer and data area (in DPRAM)
  150. */
  151. #define CFG_INIT_RAM_ADDR CFG_IMMR
  152. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  153. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  154. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  155. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  156. /*-----------------------------------------------------------------------
  157. * Address accessed to reset the board - must not be mapped/assigned
  158. */
  159. #define CFG_RESET_ADDRESS 0xFEFFFFFF
  160. /*-----------------------------------------------------------------------
  161. * Start addresses for the final memory configuration
  162. * (Set up by the startup code)
  163. * Please note that CFG_SDRAM_BASE _must_ start at 0
  164. */
  165. #define CFG_SDRAM_BASE 0x00000000
  166. /* this is an ugly hack needed because of the silly non-constant address map */
  167. #define CFG_FLASH_BASE (0-flash_info[0].size-flash_info[1].size)
  168. #if defined(DEBUG)
  169. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  170. #else
  171. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  172. #endif
  173. #define CFG_MONITOR_BASE TEXT_BASE
  174. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  175. /*
  176. * For booting Linux, the board info and command line data
  177. * have to be in the first 8 MB of memory, since this is
  178. * the maximum mapped by the Linux kernel during initialization.
  179. */
  180. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  181. /*-----------------------------------------------------------------------
  182. * FLASH organization
  183. */
  184. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  185. #define CFG_MAX_FLASH_SECT 160 /* max number of sectors on one chip */
  186. #define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  187. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  188. #if 0
  189. /* Start port with environment in flash; switch to SPI EEPROM later */
  190. #define CFG_ENV_IS_IN_FLASH 1
  191. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment */
  192. #define CFG_ENV_ADDR 0xFFFFE000 /* Address of Environment Sector */
  193. #define CFG_ENV_SECT_SIZE 0x2000 /* use the top-most 8k boot sector */
  194. #define CFG_ENV_IS_EMBEDDED 1 /* short-cut compile-time test */
  195. #else
  196. /* Final version: environment in EEPROM */
  197. #define CFG_ENV_IS_IN_EEPROM 1
  198. #define CFG_I2C_EEPROM_ADDR 0
  199. #define CFG_I2C_EEPROM_ADDR_LEN 2
  200. #define CFG_ENV_OFFSET 1024
  201. #define CFG_ENV_SIZE 1024
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * Cache Configuration
  205. */
  206. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  207. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  208. /*-----------------------------------------------------------------------
  209. * SYPCR - System Protection Control 11-9
  210. * SYPCR can only be written once after reset!
  211. *-----------------------------------------------------------------------
  212. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  213. */
  214. #if defined(CONFIG_WATCHDOG)
  215. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  216. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  217. #else
  218. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  219. #endif
  220. /*-----------------------------------------------------------------------
  221. * SIUMCR - SIU Module Configuration 11-6
  222. *-----------------------------------------------------------------------
  223. * External Arbitration max. priority (7),
  224. * Debug pins configuration '11',
  225. * Asynchronous external master enable.
  226. */
  227. /* => 0x70600200 */
  228. #define CFG_SIUMCR (SIUMCR_EARP7 | SIUMCR_DBGC11 | SIUMCR_AEME)
  229. /*-----------------------------------------------------------------------
  230. * TBSCR - Time Base Status and Control 11-26
  231. *-----------------------------------------------------------------------
  232. * Clear Reference Interrupt Status, Timebase freezing enabled
  233. */
  234. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  235. /*-----------------------------------------------------------------------
  236. * PISCR - Periodic Interrupt Status and Control 11-31
  237. *-----------------------------------------------------------------------
  238. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  239. */
  240. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  241. /*-----------------------------------------------------------------------
  242. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  243. *-----------------------------------------------------------------------
  244. * Reset PLL lock status sticky bit, timer expired status bit and timer
  245. * interrupt status bit, set PLL multiplication factor !
  246. */
  247. /* 0x00004080 */
  248. #define CFG_PLPRCR_MF 0 /* (0+1) * 50 = 50 MHz Clock */
  249. #define CFG_PLPRCR \
  250. ( (CFG_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
  251. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  252. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  253. PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
  254. )
  255. #define CONFIG_8xx_GCLK_FREQ ((CFG_PLPRCR_MF+1)*50000000)
  256. /*-----------------------------------------------------------------------
  257. * SCCR - System Clock and reset Control Register 15-27
  258. *-----------------------------------------------------------------------
  259. * Set clock output, timebase and RTC source and divider,
  260. * power management and some other internal clocks
  261. *
  262. * Note: PITRTCLK is 50MHz / 512 = 97'656.25 Hz
  263. */
  264. #define SCCR_MASK SCCR_EBDF11
  265. /* 0x01800000 */
  266. #define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  267. SCCR_RTDIV | SCCR_RTSEL | \
  268. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  269. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  270. SCCR_DFBRG00 | SCCR_DFNL000 | \
  271. SCCR_DFNH000 | SCCR_DFLCD100 | \
  272. SCCR_DFALCD01)
  273. /*-----------------------------------------------------------------------
  274. * RTCSC - Real-Time Clock Status and Control Register 11-27
  275. *-----------------------------------------------------------------------
  276. *
  277. * Note: RTC counts at PITRTCLK / 8'192 = 11.920928 Hz !!!
  278. *
  279. * Don't expect the "date" command to work without a 32kHz clock input!
  280. */
  281. /* 0x00C3 => 0x0003 */
  282. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  283. /*-----------------------------------------------------------------------
  284. * RCCR - RISC Controller Configuration Register 19-4
  285. *-----------------------------------------------------------------------
  286. */
  287. #define CFG_RCCR 0x0000
  288. /*-----------------------------------------------------------------------
  289. * RMDS - RISC Microcode Development Support Control Register
  290. *-----------------------------------------------------------------------
  291. */
  292. #define CFG_RMDS 0
  293. /*-----------------------------------------------------------------------
  294. *
  295. * Interrupt Levels
  296. *-----------------------------------------------------------------------
  297. */
  298. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  299. /*-----------------------------------------------------------------------
  300. *
  301. *-----------------------------------------------------------------------
  302. *
  303. */
  304. #define CFG_DER 0
  305. /*
  306. * Init Memory Controller:
  307. *
  308. * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
  309. */
  310. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  311. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  312. #define FLASH_BASE6_PRELIM 0xFF000000 /* FLASH bank #1 */
  313. #else /* XXX */
  314. #define FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank #1 */
  315. #endif /* XXX */
  316. /*
  317. * used to re-map FLASH: restrict access enough but not too much to
  318. * meddle with FLASH accesses
  319. */
  320. #define CFG_REMAP_OR_AM 0xFF800000 /* OR addr mask */
  321. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  322. /* FLASH timing: CSNT = 0, ACS = 00, SCY = 8, EHTR = 1 */
  323. #define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_EHTR)
  324. #define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_ACS_DIV1 | OR_BI | \
  325. CFG_OR_TIMING_FLASH)
  326. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
  327. CFG_OR_TIMING_FLASH)
  328. /* 16 bit, bank valid */
  329. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  330. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  331. #define CFG_OR6_REMAP CFG_OR0_REMAP
  332. #define CFG_OR6_PRELIM CFG_OR0_PRELIM
  333. #define CFG_BR6_PRELIM ((FLASH_BASE6_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  334. #else /* XXX */
  335. #define CFG_OR1_REMAP CFG_OR0_REMAP
  336. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  337. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  338. #endif /* XXX */
  339. /*
  340. * BR2/OR2: SDRAM
  341. *
  342. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  343. */
  344. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  345. #define SDRAM_BASE5_PRELIM 0x00000000 /* SDRAM bank */
  346. #else /* XXX */
  347. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank */
  348. #endif /* XXX */
  349. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map 128 MB (>SDRAM_MAX_SIZE!) */
  350. #define SDRAM_TIMING OR_CSNT_SAM /* SDRAM-Timing */
  351. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  352. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  353. #define CFG_OR5_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  354. #define CFG_BR5_PRELIM ((SDRAM_BASE5_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  355. #else /* XXX */
  356. #define CFG_OR2_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  357. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  358. #endif /* XXX */
  359. /*
  360. * BR3/OR3: CAN Controller
  361. * BR3: 0x10000401 OR3: 0xffff818a
  362. */
  363. #define CAN_CTRLR_BASE 0x10000000 /* CAN Controller */
  364. #define CAN_CTRLR_OR_AM 0xFFFF8000 /* 32 kB */
  365. #define CAN_CTRLR_TIMING (OR_BI | OR_SCY_8_CLK | OR_SETA | OR_EHTR)
  366. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  367. #define CFG_BR4_PRELIM ((CAN_CTRLR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  368. #define CFG_OR4_PRELIM (CAN_CTRLR_OR_AM | CAN_CTRLR_TIMING)
  369. #else /* XXX */
  370. #define CFG_BR3_PRELIM ((CAN_CTRLR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  371. #define CFG_OR3_PRELIM (CAN_CTRLR_OR_AM | CAN_CTRLR_TIMING)
  372. #endif /* XXX */
  373. /*
  374. * BR4/OR4: PUMA Config
  375. *
  376. * Memory controller will be used in 2 modes:
  377. *
  378. * - "read" mode:
  379. * BR4: 0x10100801 OR4: 0xffff8530
  380. * - "load" mode (chip select on UPM B):
  381. * BR4: 0x101008c1 OR4: 0xffff8630
  382. *
  383. * Default initialization is in "read" mode
  384. */
  385. #define PUMA_CONF_BASE 0x10100000 /* PUMA Config */
  386. #define PUMA_CONF_OR_AM 0xFFFF8000 /* 32 kB */
  387. #define PUMA_CONF_LOAD_TIMING (OR_ACS_DIV2 | OR_SCY_3_CLK)
  388. #define PUMA_CONF_READ_TIMING (OR_G5LA | OR_BI | OR_SCY_3_CLK)
  389. #define PUMA_CONF_BR_LOAD ((PUMA_CONF_BASE & BR_BA_MSK) | \
  390. BR_PS_16 | BR_MS_UPMB | BR_V)
  391. #define PUMA_CONF_OR_LOAD (PUMA_CONF_OR_AM | PUMA_CONF_LOAD_TIMING)
  392. #define PUMA_CONF_BR_READ ((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  393. #define PUMA_CONF_OR_READ (PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING)
  394. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  395. #define CFG_BR3_PRELIM PUMA_CONF_BR_READ
  396. #define CFG_OR3_PRELIM PUMA_CONF_OR_READ
  397. #else /* XXX */
  398. #define CFG_BR4_PRELIM PUMA_CONF_BR_READ
  399. #define CFG_OR4_PRELIM PUMA_CONF_OR_READ
  400. #endif /* XXX */
  401. /*
  402. * BR5/OR5: PUMA: SMA Bus 8 Bit
  403. * BR5: 0x10200401 OR5: 0xffe0010a
  404. */
  405. #define PUMA_SMA8_BASE 0x10200000 /* PUMA SMA Bus 8 Bit */
  406. #define PUMA_SMA8_OR_AM 0xFFE00000 /* 2 MB */
  407. #define PUMA_SMA8_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  408. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  409. #define CFG_BR2_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  410. #define CFG_OR2_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
  411. #else /* XXX */
  412. #define CFG_BR5_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  413. #define CFG_OR5_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
  414. #endif /* XXX */
  415. /*
  416. * BR6/OR6: PUMA: SMA Bus 16 Bit
  417. * BR6: 0x10600801 OR6: 0xffe0010a
  418. */
  419. #define PUMA_SMA16_BASE 0x10600000 /* PUMA SMA Bus 16 Bit */
  420. #define PUMA_SMA16_OR_AM 0xFFE00000 /* 2 MB */
  421. #define PUMA_SMA16_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  422. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  423. #define CFG_BR1_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  424. #define CFG_OR1_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
  425. #else /* XXX */
  426. #define CFG_BR6_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  427. #define CFG_OR6_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
  428. #endif /* XXX */
  429. /*
  430. * BR7/OR7: PUMA: external Flash
  431. * BR7: 0x10a00801 OR7: 0xfe00010a
  432. */
  433. #define PUMA_FLASH_BASE 0x10A00000 /* PUMA external Flash */
  434. #define PUMA_FLASH_OR_AM 0xFE000000 /* 32 MB */
  435. #define PUMA_FLASH_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  436. #define CFG_BR7_PRELIM ((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  437. #define CFG_OR7_PRELIM (PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)
  438. /*
  439. * Memory Periodic Timer Prescaler
  440. */
  441. /* periodic timer for refresh */
  442. #define CFG_MPTPR 0x0200
  443. /*
  444. * MAMR settings for SDRAM
  445. * 0x30104118 = Timer A period 0x30, MAMR_AMB_TYPE_1, MAMR_G0CLB_A10,
  446. * MAMR_RLFB_1X, MAMR_WLFB_1X, MAMR_TLFB_8X
  447. * 0x30904114 = - " - | Periodic Timer A Enable, MAMR_TLFB_4X
  448. */
  449. /* periodic timer for refresh */
  450. #define CFG_MAMR_PTA 0x30 /* = 48 */
  451. #define CFG_MAMR ( (CFG_MAMR_PTA << MAMR_PTA_SHIFT) | \
  452. MAMR_AMA_TYPE_1 | \
  453. MAMR_G0CLA_A10 | \
  454. MAMR_RLFA_1X | \
  455. MAMR_WLFA_1X | \
  456. MAMR_TLFA_8X )
  457. /*
  458. * Internal Definitions
  459. *
  460. * Boot Flags
  461. */
  462. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  463. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  464. #endif /* __CONFIG_H */