ms7720se.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Configuation settings for the Hitachi Solution Engine 7720
  3. *
  4. * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __MS7720SE_H
  25. #define __MS7720SE_H
  26. #undef DEBUG
  27. #define CONFIG_SH 1
  28. #define CONFIG_SH3 1
  29. #define CONFIG_CPU_SH7720 1
  30. #define CONFIG_MS7720SE 1
  31. #define CONFIG_CMD_FLASH
  32. #define CONFIG_CMD_ENV
  33. #define CONFIG_CMD_SDRAM
  34. #define CONFIG_CMD_MEMORY
  35. #define CONFIG_CMD_CACHE
  36. #define CONFIG_CMD_PCMCIA
  37. #define CONFIG_CMD_IDE
  38. #define CONFIG_CMD_EXT2
  39. #define CFG_CMD_PCMCIA 0x01
  40. #define CFG_CMD_IDE 0x02
  41. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | \
  42. CFG_CMD_IDE|CFG_CMD_PCMCIA) & \
  43. ~(CFG_CMD_FPGA))
  44. #define CONFIG_BAUDRATE 115200
  45. #define CONFIG_BOOTARGS "console=ttySC0,115200"
  46. #define CONFIG_BOOTFILE /boot/zImage
  47. #define CONFIG_LOADADDR 0x8E000000
  48. #define CONFIG_VERSION_VARIABLE
  49. #undef CONFIG_SHOW_BOOT_PROGRESS
  50. /* MEMORY */
  51. #define MS7720SE_SDRAM_BASE 0x8C000000
  52. #define MS7720SE_FLASH_BASE_1 0xA0000000
  53. #define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024)
  54. #define CFG_LONGHELP /* undef to save memory */
  55. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  56. #define CFG_CBSIZE 256 /* Buffer size for input from the Console */
  57. #define CFG_PBSIZE 256 /* Buffer size for Console output */
  58. #define CFG_MAXARGS 16 /* max args accepted for monitor commands */
  59. /* Buffer size for Boot Arguments passed to kernel */
  60. #define CFG_BARGSIZE 512
  61. /* List of legal baudrate settings for this board */
  62. #define CFG_BAUDRATE_TABLE { 115200 }
  63. /* SCIF */
  64. #define CFG_SCIF_CONSOLE 1
  65. #define CONFIG_CONS_SCIF0 1
  66. #define CFG_MEMTEST_START MS7720SE_SDRAM_BASE
  67. #define CFG_MEMTEST_END (CFG_MEMTEST_START + (60 * 1024 * 1024))
  68. #define CFG_SDRAM_BASE MS7720SE_SDRAM_BASE
  69. #define CFG_SDRAM_SIZE (64 * 1024 * 1024)
  70. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 32 * 1024 * 1024)
  71. #define CFG_MONITOR_BASE MS7720SE_FLASH_BASE_1
  72. #define CFG_MONITOR_LEN (128 * 1024)
  73. #define CFG_MALLOC_LEN (256 * 1024)
  74. #define CFG_GBL_DATA_SIZE 256
  75. #define CFG_BOOTMAPSZ (8 * 1024 * 1024)
  76. /* FLASH */
  77. #define CFG_FLASH_CFI
  78. #define CFG_FLASH_CFI_DRIVER
  79. #undef CFG_FLASH_QUIET_TEST
  80. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  81. #define CFG_FLASH_BASE MS7720SE_FLASH_BASE_1
  82. #define CFG_MAX_FLASH_SECT 150
  83. #define CFG_MAX_FLASH_BANKS 1
  84. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  85. #define CFG_ENV_IS_IN_FLASH
  86. #define CFG_ENV_SECT_SIZE (64 * 1024)
  87. #define CFG_ENV_SIZE CFG_ENV_SECT_SIZE
  88. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  89. #define CFG_FLASH_ERASE_TOUT 120000
  90. #define CFG_FLASH_WRITE_TOUT 500
  91. /* Board Clock */
  92. #define CONFIG_SYS_CLK_FREQ 33333333
  93. #define TMU_CLK_DIVIDER 4 /* 4 (default), 16, 64, 256 or 1024 */
  94. #define CFG_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER)
  95. /* PCMCIA */
  96. #define CONFIG_IDE_PCMCIA 1
  97. #define CONFIG_MARUBUN_PCCARD 1
  98. #define CONFIG_PCMCIA_SLOT_A 1
  99. #define CFG_IDE_MAXDEVICE 1
  100. #define CFG_MARUBUN_MRSHPC 0xb83fffe0
  101. #define CFG_MARUBUN_MW1 0xb8400000
  102. #define CFG_MARUBUN_MW2 0xb8500000
  103. #define CFG_MARUBUN_IO 0xb8600000
  104. #define CFG_PIO_MODE 1
  105. #define CFG_IDE_MAXBUS 1
  106. #define CONFIG_DOS_PARTITION 1
  107. #define CFG_ATA_BASE_ADDR CFG_MARUBUN_IO /* base address */
  108. #define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  109. #define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
  110. #define CFG_ATA_REG_OFFSET 0 /* reg offset */
  111. #define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  112. #endif /* __MS7720SE_H */