ml401.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include "../board/xilinx/ml401/xparameters.h"
  27. #define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
  28. #define MICROBLAZE_V5 1
  29. #define CONFIG_ML401 1 /* ML401 Board */
  30. /* uart */
  31. #define CONFIG_XILINX_UARTLITE
  32. #define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
  33. #define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
  34. #define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
  35. /* setting reset address */
  36. /*#define CFG_RESET_ADDRESS TEXT_BASE*/
  37. /* ethernet */
  38. #define CONFIG_EMACLITE 1
  39. #define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
  40. /* gpio */
  41. #define CFG_GPIO_0 1
  42. #define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
  43. /* interrupt controller */
  44. #define CFG_INTC_0 1
  45. #define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
  46. #define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
  47. /* timer */
  48. #define CFG_TIMER_0 1
  49. #define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
  50. #define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
  51. #define FREQUENCE XILINX_CLOCK_FREQ
  52. #define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
  53. #define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
  54. /* FSL */
  55. #define CFG_FSL_2
  56. #define FSL_INTR_2 1
  57. /*
  58. * memory layout - Example
  59. * TEXT_BASE = 0x1200_0000;
  60. * CFG_SRAM_BASE = 0x1000_0000;
  61. * CFG_SRAM_SIZE = 0x0400_0000;
  62. *
  63. * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
  64. * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
  65. * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
  66. *
  67. * 0x1000_0000 CFG_SDRAM_BASE
  68. * FREE
  69. * 0x1200_0000 TEXT_BASE
  70. * U-BOOT code
  71. * 0x1202_0000
  72. * FREE
  73. *
  74. * STACK
  75. * 0x13F7_F000 CFG_MALLOC_BASE
  76. * MALLOC_AREA 256kB Alloc
  77. * 0x11FB_F000 CFG_MONITOR_BASE
  78. * MONITOR_CODE 256kB Env
  79. * 0x13FF_F000 CFG_GBL_DATA_OFFSET
  80. * GLOBAL_DATA 4kB bd, gd
  81. * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
  82. */
  83. /* ddr sdram - main memory */
  84. #define CFG_SDRAM_BASE XILINX_RAM_START
  85. #define CFG_SDRAM_SIZE XILINX_RAM_SIZE
  86. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  87. #define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
  88. /* global pointer */
  89. #define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
  90. /* start of global data */
  91. #define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
  92. /* monitor code */
  93. #define SIZE 0x40000
  94. #define CFG_MONITOR_LEN SIZE
  95. #define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
  96. #define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  97. #define CFG_MALLOC_LEN SIZE
  98. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  99. /* stack */
  100. #define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
  101. /*#define RAMENV */
  102. #define FLASH
  103. #ifdef FLASH
  104. #define CFG_FLASH_BASE XILINX_FLASH_START
  105. #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
  106. #define CFG_FLASH_CFI 1
  107. #define CFG_FLASH_CFI_DRIVER 1
  108. #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
  109. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  110. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  111. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  112. #ifdef RAMENV
  113. #define CFG_ENV_IS_NOWHERE 1
  114. #define CFG_ENV_SIZE 0x1000
  115. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  116. #else /* !RAMENV */
  117. #define CFG_ENV_IS_IN_FLASH 1
  118. #define CFG_ENV_ADDR 0x40000
  119. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  120. #define CFG_ENV_SIZE 0x2000
  121. #endif /* !RAMBOOT */
  122. #else /* !FLASH */
  123. /* ENV in RAM */
  124. #define CFG_NO_FLASH 1
  125. #define CFG_ENV_IS_NOWHERE 1
  126. #define CFG_ENV_SIZE 0x1000
  127. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  128. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  129. #endif /* !FLASH */
  130. /* system ace */
  131. #ifdef XILINX_SYSACE_BASEADDR
  132. #define CONFIG_SYSTEMACE
  133. /* #define DEBUG_SYSTEMACE */
  134. #define SYSTEMACE_CONFIG_FPGA
  135. #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
  136. #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
  137. #define CONFIG_DOS_PARTITION
  138. #endif
  139. /*
  140. * BOOTP options
  141. */
  142. #define CONFIG_BOOTP_BOOTFILESIZE
  143. #define CONFIG_BOOTP_BOOTPATH
  144. #define CONFIG_BOOTP_GATEWAY
  145. #define CONFIG_BOOTP_HOSTNAME
  146. /*
  147. * Command line configuration.
  148. */
  149. #include <config_cmd_default.h>
  150. #define CONFIG_CMD_ASKENV
  151. #define CONFIG_CMD_CACHE
  152. #define CONFIG_CMD_IRQ
  153. #define CONFIG_CMD_MFSL
  154. #define CONFIG_CMD_PING
  155. #if defined(CONFIG_SYSTEMACE)
  156. #define CONFIG_CMD_EXT2
  157. #define CONFIG_CMD_FAT
  158. #endif
  159. #if defined(FLASH)
  160. #define CONFIG_CMD_ECHO
  161. #define CONFIG_CMD_FLASH
  162. #define CONFIG_CMD_IMLS
  163. #define CONFIG_CMD_JFFS2
  164. #if !defined(RAMENV)
  165. #define CONFIG_CMD_ENV
  166. #define CONFIG_CMD_SAVES
  167. #endif
  168. #else
  169. #undef CONFIG_CMD_FLASH
  170. #endif
  171. #if defined(CONFIG_CMD_JFFS2)
  172. /* JFFS2 partitions */
  173. #define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
  174. #define MTDIDS_DEFAULT "nor0=ml401-0"
  175. /* default mtd partition table */
  176. #define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
  177. "256k(env),3m(kernel),1m(romfs),"\
  178. "1m(cramfs),-(jffs2)"
  179. #endif
  180. /* Miscellaneous configurable options */
  181. #define CFG_PROMPT "U-Boot-mONStR> "
  182. #define CFG_CBSIZE 512 /* size of console buffer */
  183. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
  184. #define CFG_MAXARGS 15 /* max number of command args */
  185. #define CFG_LONGHELP
  186. #define CFG_LOAD_ADDR 0x12000000 /* default load address */
  187. #define CONFIG_BOOTDELAY 30
  188. #define CONFIG_BOOTARGS "root=romfs"
  189. #define CONFIG_HOSTNAME "ml401"
  190. #define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
  191. #define CONFIG_IPADDR 192.168.0.3
  192. #define CONFIG_SERVERIP 192.168.0.5
  193. #define CONFIG_GATEWAYIP 192.168.0.1
  194. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  195. /* architecture dependent code */
  196. #define CFG_USR_EXCEP /* user exception */
  197. #define CFG_HZ 1000
  198. #define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
  199. #define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
  200. "nor0=ml401-0\0"\
  201. "mtdparts=mtdparts=ml401-0:"\
  202. "256k(u-boot),256k(env),3m(kernel),"\
  203. "1m(romfs),1m(cramfs),-(jffs2)\0"
  204. #endif /* __CONFIG_H */