mgcoge.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8247 1
  30. #define CONFIG_MPC8272_FAMILY 1
  31. #define CONFIG_MGCOGE 1
  32. #define CONFIG_CPM2 1 /* Has a CPM2 */
  33. #undef DEBUG
  34. /*
  35. * Select serial console configuration
  36. *
  37. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  38. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  39. * for SCC).
  40. */
  41. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  42. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  43. #undef CONFIG_CONS_NONE /* It's not on external UART */
  44. #define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
  45. /*
  46. * Select ethernet configuration
  47. *
  48. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  49. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  50. * SCC, 1-3 for FCC)
  51. *
  52. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  53. * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
  54. * must be unset.
  55. */
  56. #define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
  57. #undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
  58. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  59. #define CONFIG_ETHER_INDEX 4
  60. #define CFG_SCC_TOUT_LOOP 10000000
  61. # define CFG_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
  62. #ifndef CONFIG_8260_CLKIN
  63. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  64. #endif
  65. #define CONFIG_BAUDRATE 115200
  66. /*
  67. * Command line configuration.
  68. */
  69. #include <config_cmd_default.h>
  70. #define CONFIG_CMD_ECHO
  71. #define CONFIG_CMD_IMMAP
  72. #define CONFIG_CMD_MII
  73. #define CONFIG_CMD_PING
  74. /*
  75. * Default environment settings
  76. */
  77. #define CONFIG_EXTRA_ENV_SETTINGS \
  78. "netdev=eth0\0" \
  79. "u-boot_addr=100000\0" \
  80. "kernel_addr=200000\0" \
  81. "fdt_addr=400000\0" \
  82. "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
  83. "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
  84. "bootfile=/tftpboot/mgcoge/uImage\0" \
  85. "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
  86. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  87. "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
  88. "cp.b ${u-boot_addr} fe000000 ${filesize};" \
  89. "prot on fe000000 fe03ffff\0" \
  90. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  91. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  92. "nfsroot=${serverip}:${rootpath}\0" \
  93. "addcon=setenv bootargs ${bootargs} console=ttyCPM0,,${baudrate}\0" \
  94. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  95. "addip=setenv bootargs ${bootargs} " \
  96. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  97. "${netmask}:${hostname}:${netdev}:off panic=1 " \
  98. "console=${console}\0" \
  99. "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
  100. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcon;"\
  101. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  102. "net_self=tftp ${kernel_addr} ${bootfile}; " \
  103. "tftp ${fdt_addr} ${fdt_file}; " \
  104. "tftp ${ramdisk_addr} ${ramdisk_file}; " \
  105. "run ramargs addip; " \
  106. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  107. ""
  108. #define CONFIG_BOOTCOMMAND "run net_nfs"
  109. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  110. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  111. /*
  112. * Miscellaneous configurable options
  113. */
  114. #define CFG_HUSH_PARSER
  115. #define CFG_PROMPT_HUSH_PS2 "> "
  116. #define CFG_LONGHELP /* undef to save memory */
  117. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  118. #if defined(CONFIG_CMD_KGDB)
  119. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  120. #else
  121. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  122. #endif
  123. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  124. #define CFG_MAXARGS 16 /* max number of command args */
  125. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  126. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  127. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  128. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  129. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  130. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  131. #define CFG_SDRAM_BASE 0x00000000
  132. #define CFG_FLASH_BASE 0xFE000000
  133. #define CFG_FLASH_SIZE 32
  134. #define CFG_FLASH_CFI
  135. #define CFG_FLASH_CFI_DRIVER
  136. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  137. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  138. #define CFG_MONITOR_BASE TEXT_BASE
  139. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  140. #define CFG_RAMBOOT
  141. #endif
  142. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  143. #define CFG_ENV_IS_IN_FLASH
  144. #ifdef CFG_ENV_IS_IN_FLASH
  145. #define CFG_ENV_SECT_SIZE 0x20000
  146. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  147. #endif /* CFG_ENV_IS_IN_FLASH */
  148. #define CFG_IMMR 0xF0000000
  149. #define CFG_INIT_RAM_ADDR CFG_IMMR
  150. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  151. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  152. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  153. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  154. /* Hard reset configuration word */
  155. #define CFG_HRCW_MASTER 0x0604b211
  156. /* No slaves */
  157. #define CFG_HRCW_SLAVE1 0
  158. #define CFG_HRCW_SLAVE2 0
  159. #define CFG_HRCW_SLAVE3 0
  160. #define CFG_HRCW_SLAVE4 0
  161. #define CFG_HRCW_SLAVE5 0
  162. #define CFG_HRCW_SLAVE6 0
  163. #define CFG_HRCW_SLAVE7 0
  164. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  165. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  166. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  167. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  168. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  169. #if defined(CONFIG_CMD_KGDB)
  170. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  171. #endif
  172. #define CFG_HID0_INIT 0
  173. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  174. #define CFG_HID2 0
  175. #define CFG_SIUMCR 0x4020c200
  176. #define CFG_SYPCR 0xFFFFFFC3
  177. #define CFG_BCR 0x10000000
  178. #define CFG_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
  179. /*-----------------------------------------------------------------------
  180. * RMR - Reset Mode Register 5-5
  181. *-----------------------------------------------------------------------
  182. * turn on Checkstop Reset Enable
  183. */
  184. #define CFG_RMR 0
  185. /*-----------------------------------------------------------------------
  186. * TMCNTSC - Time Counter Status and Control 4-40
  187. *-----------------------------------------------------------------------
  188. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  189. * and enable Time Counter
  190. */
  191. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  192. /*-----------------------------------------------------------------------
  193. * PISCR - Periodic Interrupt Status and Control 4-42
  194. *-----------------------------------------------------------------------
  195. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  196. * Periodic timer
  197. */
  198. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  199. /*-----------------------------------------------------------------------
  200. * RCCR - RISC Controller Configuration 13-7
  201. *-----------------------------------------------------------------------
  202. */
  203. #define CFG_RCCR 0
  204. /*
  205. * Init Memory Controller:
  206. *
  207. * Bank Bus Machine PortSz Device
  208. * ---- --- ------- ------ ------
  209. * 0 60x GPCM 8 bit FLASH
  210. * 1 60x SDRAM 32 bit SDRAM
  211. *
  212. */
  213. /* Bank 0 - FLASH
  214. */
  215. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  216. BRx_PS_8 |\
  217. BRx_MS_GPCM_P |\
  218. BRx_V)
  219. #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
  220. ORxG_CSNT |\
  221. ORxG_ACS_DIV2 |\
  222. ORxG_SCY_5_CLK |\
  223. ORxG_TRLX )
  224. /* Bank 1 - 60x bus SDRAM
  225. */
  226. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  227. #define CFG_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
  228. #define CFG_MPTPR 0x1800
  229. /*-----------------------------------------------------------------------------
  230. * Address for Mode Register Set (MRS) command
  231. *-----------------------------------------------------------------------------
  232. */
  233. #define CFG_MRS_OFFS 0x00000110
  234. #define CFG_PSRT 0x0e
  235. #define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  236. BRx_PS_64 |\
  237. BRx_MS_SDRAM_P |\
  238. BRx_V)
  239. #define CFG_OR1_PRELIM CFG_OR1
  240. /* SDRAM initialization values
  241. */
  242. #define CFG_OR1 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  243. ORxS_BPD_8 |\
  244. ORxS_ROWST_PBI0_A7 |\
  245. ORxS_NUMR_13)
  246. #define CFG_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
  247. PSDMR_BSMA_A14_A16 |\
  248. PSDMR_SDA10_PBI0_A9 |\
  249. PSDMR_RFRC_5_CLK |\
  250. PSDMR_PRETOACT_2W |\
  251. PSDMR_ACTTORW_2W |\
  252. PSDMR_LDOTOPRE_1C |\
  253. PSDMR_WRC_1C |\
  254. PSDMR_CL_2)
  255. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  256. /* pass open firmware flat tree */
  257. #define CONFIG_OF_LIBFDT 1
  258. #define CONFIG_OF_BOARD_SETUP 1
  259. #define OF_CPU "PowerPC,8247@0"
  260. #define OF_SOC "soc@f0000000"
  261. #define OF_TBCLK (bd->bi_busfreq / 4)
  262. #define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
  263. #endif /* __CONFIG_H */