inka4x0.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  41. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  42. /*
  43. * PCI Mapping:
  44. * 0x40000000 - 0x4fffffff - PCI Memory
  45. * 0x50000000 - 0x50ffffff - PCI IO Space
  46. */
  47. #define CONFIG_PCI 1
  48. #define CONFIG_PCI_PNP 1
  49. #define CONFIG_PCI_SCAN_SHOW 1
  50. #define CONFIG_PCI_MEM_BUS 0x40000000
  51. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  52. #define CONFIG_PCI_MEM_SIZE 0x10000000
  53. #define CONFIG_PCI_IO_BUS 0x50000000
  54. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  55. #define CONFIG_PCI_IO_SIZE 0x01000000
  56. #define CFG_XLB_PIPELINING 1
  57. /* Partitions */
  58. #define CONFIG_MAC_PARTITION
  59. #define CONFIG_DOS_PARTITION
  60. #define CONFIG_ISO_PARTITION
  61. /*
  62. * BOOTP options
  63. */
  64. #define CONFIG_BOOTP_BOOTFILESIZE
  65. #define CONFIG_BOOTP_BOOTPATH
  66. #define CONFIG_BOOTP_GATEWAY
  67. #define CONFIG_BOOTP_HOSTNAME
  68. /*
  69. * Command line configuration.
  70. */
  71. #include <config_cmd_default.h>
  72. #define CONFIG_CMD_DHCP
  73. #define CONFIG_CMD_EXT2
  74. #define CONFIG_CMD_FAT
  75. #define CONFIG_CMD_IDE
  76. #define CONFIG_CMD_NFS
  77. #define CONFIG_CMD_PCI
  78. #define CONFIG_CMD_SNTP
  79. #define CONFIG_CMD_USB
  80. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  81. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  82. # define CFG_LOWBOOT 1
  83. #endif
  84. /*
  85. * Autobooting
  86. */
  87. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  88. #define CONFIG_PREBOOT "echo;" \
  89. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  90. "echo"
  91. #undef CONFIG_BOOTARGS
  92. #define CONFIG_ETHADDR 00:a0:a4:03:00:00
  93. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  94. #define CONFIG_IPADDR 192.168.100.2
  95. #define CONFIG_SERVERIP 192.168.100.1
  96. #define CONFIG_NETMASK 255.255.255.0
  97. #define HOSTNAME inka4x0
  98. #define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
  99. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  100. #define CONFIG_EXTRA_ENV_SETTINGS \
  101. "netdev=eth0\0" \
  102. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  103. "nfsroot=${serverip}:${rootpath}\0" \
  104. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  105. "addip=setenv bootargs ${bootargs} " \
  106. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  107. ":${hostname}:${netdev}:off panic=1\0" \
  108. "addcons=setenv bootargs ${bootargs} " \
  109. "console=ttyS0,${baudrate}\0" \
  110. "flash_nfs=run nfsargs addip addcons;" \
  111. "bootm ${kernel_addr}\0" \
  112. "net_nfs=tftp 200000 ${bootfile};" \
  113. "run nfsargs addip addcons;bootm\0" \
  114. "enable_disp=mw.l 100000 04000000 1;" \
  115. "cp.l 100000 f0000b20 1;" \
  116. "cp.l 100000 f0000b28 1\0" \
  117. "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
  118. "ide_boot=ext2load ide 0:1 200000 uImage;" \
  119. "run ideargs addip addcons enable_disp;bootm\0" \
  120. "brightness=255\0" \
  121. ""
  122. #define CONFIG_BOOTCOMMAND "run ide_boot"
  123. /*
  124. * IPB Bus clocking configuration.
  125. */
  126. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  127. /*
  128. * Flash configuration
  129. */
  130. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  131. #define CFG_FLASH_CFI_DRIVER 1
  132. #define CFG_FLASH_BASE 0xffe00000
  133. #define CFG_FLASH_SIZE 0x00200000
  134. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  135. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  136. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  137. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  138. /*
  139. * Environment settings
  140. */
  141. #define CFG_ENV_IS_IN_FLASH 1
  142. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000)
  143. #define CFG_ENV_SIZE 0x2000
  144. #define CFG_ENV_SECT_SIZE 0x2000
  145. #define CONFIG_ENV_OVERWRITE 1
  146. #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
  147. /*
  148. * Memory map
  149. */
  150. #define CFG_MBAR 0xF0000000
  151. #define CFG_SDRAM_BASE 0x00000000
  152. #define CFG_DEFAULT_MBAR 0x80000000
  153. /*
  154. * SDRAM controller configuration
  155. */
  156. #undef CONFIG_SDR_MT48LC16M16A2
  157. #undef CONFIG_DDR_MT46V16M16
  158. #undef CONFIG_DDR_MT46V32M16
  159. #undef CONFIG_DDR_HYB25D512160BF
  160. #define CONFIG_DDR_K4H511638C
  161. /* Use ON-Chip SRAM until RAM will be available */
  162. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  163. #ifdef CONFIG_POST
  164. /* preserve space for the post_word at end of on-chip SRAM */
  165. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  166. #else
  167. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  168. #endif
  169. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  170. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  171. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  172. #define CFG_MONITOR_BASE TEXT_BASE
  173. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  174. # define CFG_RAMBOOT 1
  175. #endif
  176. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  177. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  178. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  179. /*
  180. * Ethernet configuration
  181. */
  182. #define CONFIG_MPC5xxx_FEC 1
  183. /*
  184. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  185. */
  186. /* #define CONFIG_FEC_10MBIT 1 */
  187. #define CONFIG_PHY_ADDR 0x00
  188. #define CONFIG_MII
  189. /*
  190. * GPIO configuration
  191. *
  192. * use CS1 as gpio_wkup_6 output
  193. * Bit 0 (mask: 0x80000000): 0
  194. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  195. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  196. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  197. * EEPROM
  198. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  199. * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
  200. * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
  201. */
  202. #define CFG_GPS_PORT_CONFIG 0x01001004
  203. /*
  204. * RTC configuration
  205. */
  206. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  207. /*
  208. * Miscellaneous configurable options
  209. */
  210. #define CFG_LONGHELP /* undef to save memory */
  211. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  212. #if defined(CONFIG_CMD_KGDB)
  213. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  214. #else
  215. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  216. #endif
  217. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  218. #define CFG_MAXARGS 16 /* max number of command args */
  219. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  220. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  221. #if defined(CONFIG_CMD_KGDB)
  222. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  223. #endif
  224. /* Enable an alternate, more extensive memory test */
  225. #define CFG_ALT_MEMTEST
  226. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  227. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  228. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  229. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  230. /*
  231. * Enable loopw command.
  232. */
  233. #define CONFIG_LOOPW
  234. /*
  235. * Various low-level settings
  236. */
  237. #if defined(CONFIG_MPC5200)
  238. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  239. #define CFG_HID0_FINAL HID0_ICE
  240. #else
  241. #define CFG_HID0_INIT 0
  242. #define CFG_HID0_FINAL 0
  243. #endif
  244. #define CFG_BOOTCS_START CFG_FLASH_BASE
  245. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  246. #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  247. #define CFG_CS0_START CFG_FLASH_BASE
  248. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  249. /* 32Mbit SRAM @0x30000000 */
  250. #define CFG_CS1_START 0x30000000
  251. #define CFG_CS1_SIZE 0x00400000
  252. #define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  253. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  254. #define CFG_CS2_START 0x80000000
  255. #define CFG_CS2_SIZE 0x0001000
  256. #define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  257. /* GPIO in @0x30400000 */
  258. #define CFG_CS3_START 0x30400000
  259. #define CFG_CS3_SIZE 0x00100000
  260. #define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  261. #define CFG_CS_BURST 0x00000000
  262. #define CFG_CS_DEADCYCLE 0x33333333
  263. /*-----------------------------------------------------------------------
  264. * USB stuff
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_USB_OHCI
  268. #define CONFIG_USB_CLOCK 0x00015555
  269. #define CONFIG_USB_CONFIG 0x00001000
  270. #define CONFIG_USB_STORAGE
  271. /*-----------------------------------------------------------------------
  272. * IDE/ATA stuff Supports IDE harddisk
  273. *-----------------------------------------------------------------------
  274. */
  275. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  276. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  277. #undef CONFIG_IDE_LED /* LED for ide not supported */
  278. #define CONFIG_IDE_RESET /* reset for ide supported */
  279. #define CONFIG_IDE_PREINIT
  280. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  281. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  282. #define CFG_ATA_IDE0_OFFSET 0x0000
  283. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  284. #define CFG_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  285. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  286. #define CFG_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  287. #define CFG_ATA_STRIDE 4 /* Interval between registers */
  288. #define CONFIG_ATAPI 1
  289. #define CFG_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  290. #endif /* __CONFIG_H */