hmi1001.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_HMI1001 1 /* HMI1001 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_BOARD_EARLY_INIT_R
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  41. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  42. /* Partitions */
  43. #define CONFIG_DOS_PARTITION
  44. /*
  45. * BOOTP options
  46. */
  47. #define CONFIG_BOOTP_BOOTFILESIZE
  48. #define CONFIG_BOOTP_BOOTPATH
  49. #define CONFIG_BOOTP_GATEWAY
  50. #define CONFIG_BOOTP_HOSTNAME
  51. /*
  52. * Command line configuration.
  53. */
  54. #include <config_cmd_default.h>
  55. #define CONFIG_CMD_DATE
  56. #define CONFIG_CMD_DISPLAY
  57. #define CONFIG_CMD_DHCP
  58. #define CONFIG_CMD_EEPROM
  59. #define CONFIG_CMD_I2C
  60. #define CONFIG_CMD_IDE
  61. #define CONFIG_CMD_NFS
  62. #define CONFIG_CMD_PCI
  63. #define CONFIG_CMD_SNTP
  64. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  65. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  66. # define CFG_LOWBOOT 1
  67. #endif
  68. /*
  69. * Autobooting
  70. */
  71. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  72. #define CONFIG_PREBOOT "echo;" \
  73. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  74. "echo"
  75. #undef CONFIG_BOOTARGS
  76. #define CONFIG_EXTRA_ENV_SETTINGS \
  77. "netdev=eth0\0" \
  78. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  79. "nfsroot=${serverip}:${rootpath}\0" \
  80. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  81. "addip=setenv bootargs ${bootargs} " \
  82. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  83. ":${hostname}:${netdev}:off panic=1\0" \
  84. "flash_nfs=run nfsargs addip;" \
  85. "bootm ${kernel_addr}\0" \
  86. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  87. "rootpath=/opt/eldk/ppc_82xx\0" \
  88. ""
  89. #define CONFIG_BOOTCOMMAND "run net_nfs"
  90. #define CONFIG_MISC_INIT_R 1
  91. /*
  92. * IPB Bus clocking configuration.
  93. */
  94. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  95. /*
  96. * I2C configuration
  97. */
  98. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  99. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  100. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  101. #define CFG_I2C_SLAVE 0x7F
  102. /*
  103. * EEPROM configuration
  104. */
  105. #define CFG_I2C_EEPROM_ADDR 0x58
  106. #define CFG_I2C_EEPROM_ADDR_LEN 1
  107. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  108. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  109. /*
  110. * RTC configuration
  111. */
  112. #define CONFIG_RTC_PCF8563
  113. #define CFG_I2C_RTC_ADDR 0x51
  114. /*
  115. * Flash configuration
  116. */
  117. #define CFG_FLASH_BASE 0xFF800000
  118. #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
  119. #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  120. #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  121. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  122. (= chip selects) */
  123. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  124. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  125. #define CFG_FLASH_CFI_DRIVER
  126. #define CFG_FLASH_CFI
  127. #define CFG_FLASH_EMPTY_INFO
  128. #define CFG_FLASH_CFI_AMD_RESET
  129. /*
  130. * Environment settings
  131. */
  132. #define CFG_ENV_IS_IN_FLASH 1
  133. #define CFG_ENV_SIZE 0x4000
  134. #define CFG_ENV_SECT_SIZE 0x20000
  135. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  136. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  137. /*
  138. * Memory map
  139. */
  140. #define CFG_MBAR 0xF0000000
  141. #define CFG_SDRAM_BASE 0x00000000
  142. #define CFG_DEFAULT_MBAR 0x80000000
  143. #define CFG_DISPLAY_BASE 0x80600000
  144. #define CFG_STATUS1_BASE 0x80600200
  145. #define CFG_STATUS2_BASE 0x80600300
  146. /* Settings for XLB = 132 MHz */
  147. #define SDRAM_DDR 1
  148. #define SDRAM_MODE 0x018D0000
  149. #define SDRAM_EMODE 0x40090000
  150. #define SDRAM_CONTROL 0x714f0f00
  151. #define SDRAM_CONFIG1 0x73722930
  152. #define SDRAM_CONFIG2 0x47770000
  153. #define SDRAM_TAPDELAY 0x10000000
  154. /* Use ON-Chip SRAM until RAM will be available */
  155. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  156. #ifdef CONFIG_POST
  157. /* preserve space for the post_word at end of on-chip SRAM */
  158. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  159. #else
  160. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  161. #endif
  162. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  163. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  164. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  165. #define CFG_MONITOR_BASE TEXT_BASE
  166. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  167. # define CFG_RAMBOOT 1
  168. #endif
  169. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  170. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  171. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  172. /*
  173. * Ethernet configuration
  174. */
  175. #define CONFIG_MPC5xxx_FEC 1
  176. #define CONFIG_PHY_ADDR 0x00
  177. #define CONFIG_MII 1 /* MII PHY management */
  178. /*
  179. * GPIO configuration
  180. */
  181. #define CFG_GPS_PORT_CONFIG 0x01051004
  182. /*
  183. * Miscellaneous configurable options
  184. */
  185. #define CFG_LONGHELP /* undef to save memory */
  186. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  187. #if defined(CONFIG_CMD_KGDB)
  188. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  189. #else
  190. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  191. #endif
  192. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  193. #define CFG_MAXARGS 16 /* max number of command args */
  194. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  195. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  196. #if defined(CONFIG_CMD_KGDB)
  197. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  198. #endif
  199. /* Enable an alternate, more extensive memory test */
  200. #define CFG_ALT_MEMTEST
  201. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  202. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  203. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  204. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  205. /*
  206. * Enable loopw command.
  207. */
  208. #define CONFIG_LOOPW
  209. /*
  210. * Various low-level settings
  211. */
  212. #if defined(CONFIG_MPC5200)
  213. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  214. #define CFG_HID0_FINAL HID0_ICE
  215. #else
  216. #define CFG_HID0_INIT 0
  217. #define CFG_HID0_FINAL 0
  218. #endif
  219. #define CFG_BOOTCS_START CFG_FLASH_BASE
  220. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  221. #define CFG_BOOTCS_CFG 0x0004FB00
  222. #define CFG_CS0_START CFG_FLASH_BASE
  223. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  224. /* 8Mbit SRAM @0x80100000 */
  225. #define CFG_CS1_START 0x80100000
  226. #define CFG_CS1_SIZE 0x00100000
  227. #define CFG_CS1_CFG 0x19B00
  228. /* FRAM 32Kbyte @0x80700000 */
  229. #define CFG_CS2_START 0x80700000
  230. #define CFG_CS2_SIZE 0x00008000
  231. #define CFG_CS2_CFG 0x19800
  232. /* Display H1, Status Inputs, EPLD @0x80600000 */
  233. #define CFG_CS3_START 0x80600000
  234. #define CFG_CS3_SIZE 0x00100000
  235. #define CFG_CS3_CFG 0x00019800
  236. #define CFG_CS_BURST 0x00000000
  237. #define CFG_CS_DEADCYCLE 0x33333333
  238. /*-----------------------------------------------------------------------
  239. * IDE/ATA stuff Supports IDE harddisk
  240. *-----------------------------------------------------------------------
  241. */
  242. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  243. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  244. #undef CONFIG_IDE_LED /* LED for ide not supported */
  245. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  246. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  247. #define CONFIG_IDE_PREINIT 1
  248. #define CFG_ATA_IDE0_OFFSET 0x0000
  249. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  250. /* Offset for data I/O */
  251. #define CFG_ATA_DATA_OFFSET (0x0060)
  252. /* Offset for normal register accesses */
  253. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  254. /* Offset for alternate registers */
  255. #define CFG_ATA_ALT_OFFSET (0x005C)
  256. /* Interval between registers */
  257. #define CFG_ATA_STRIDE 4
  258. #define CONFIG_ATAPI 1
  259. #define CONFIG_VIDEO_SMI_LYNXEM
  260. #define CONFIG_CFB_CONSOLE
  261. #define CONFIG_VGA_AS_SINGLE_DEVICE
  262. #define CONFIG_VIDEO_LOGO
  263. /*
  264. * PCI Mapping:
  265. * 0x40000000 - 0x4fffffff - PCI Memory
  266. * 0x50000000 - 0x50ffffff - PCI IO Space
  267. */
  268. #define CONFIG_PCI 1
  269. #define CONFIG_PCI_PNP 1
  270. #define CONFIG_PCI_SCAN_SHOW 1
  271. #define CONFIG_PCI_MEM_BUS 0x40000000
  272. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  273. #define CONFIG_PCI_MEM_SIZE 0x10000000
  274. #define CONFIG_PCI_IO_BUS 0x50000000
  275. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  276. #define CONFIG_PCI_IO_SIZE 0x01000000
  277. #define CFG_ISA_IO CONFIG_PCI_IO_BUS
  278. /*---------------------------------------------------------------------*/
  279. /* Display addresses */
  280. /*---------------------------------------------------------------------*/
  281. #define CFG_DISP_CHR_RAM (CFG_DISPLAY_BASE + 0x38)
  282. #define CFG_DISP_CWORD (CFG_DISPLAY_BASE + 0x30)
  283. #endif /* __CONFIG_H */