canmb.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  31. #define CONFIG_CANMB 1 /* ... on canmb board - we need this for FEC.C */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_BOARD_EARLY_INIT_R
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  41. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  42. /*
  43. * BOOTP options
  44. */
  45. #define CONFIG_BOOTP_BOOTFILESIZE
  46. #define CONFIG_BOOTP_BOOTPATH
  47. #define CONFIG_BOOTP_GATEWAY
  48. #define CONFIG_BOOTP_HOSTNAME
  49. /*
  50. * Command line configuration.
  51. */
  52. #include <config_cmd_default.h>
  53. #define CONFIG_CMD_ASKENV
  54. #define CONFIG_CMD_DATE
  55. #define CONFIG_CMD_DHCP
  56. #define CONFIG_CMD_IMMAP
  57. #define CONFIG_CMD_MII
  58. #define CONFIG_CMD_NFS
  59. #define CONFIG_CMD_REGINFO
  60. #define CONFIG_CMD_SNTP
  61. /*
  62. * MUST be low boot - HIGHBOOT is not supported anymore
  63. */
  64. #if (TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
  65. # define CFG_LOWBOOT 1
  66. # define CFG_LOWBOOT16 1
  67. #else
  68. # error "TEXT_BASE must be 0xFE000000"
  69. #endif
  70. /*
  71. * Autobooting
  72. */
  73. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  74. #define CONFIG_PREBOOT "echo;" \
  75. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  76. "echo"
  77. #undef CONFIG_BOOTARGS
  78. #define CONFIG_EXTRA_ENV_SETTINGS \
  79. "netdev=eth0\0" \
  80. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  81. "nfsroot=${serverip}:${rootpath}\0" \
  82. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  83. "addip=setenv bootargs ${bootargs} " \
  84. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  85. ":${hostname}:${netdev}:off panic=1\0" \
  86. "flash_nfs=run nfsargs addip;" \
  87. "bootm ${kernel_addr}\0" \
  88. "flash_self=run ramargs addip;" \
  89. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  90. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  91. "rootpath=/opt/eldk/ppc_6xx\0" \
  92. "bootfile=/tftpboot/canmb/uImage\0" \
  93. ""
  94. #define CONFIG_BOOTCOMMAND "run flash_self"
  95. /*
  96. * IPB Bus clocking configuration.
  97. */
  98. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  99. /*
  100. * Flash configuration, expect one 16 Megabyte Bank at most
  101. */
  102. #define CFG_FLASH_BASE 0xFE000000
  103. #define CFG_FLASH_SIZE 0x02000000
  104. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  105. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  106. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  107. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  108. #define CFG_FLASH_CFI_DRIVER
  109. #define CFG_FLASH_CFI
  110. #define CFG_FLASH_EMPTY_INFO
  111. /*
  112. * Environment settings
  113. */
  114. #define CFG_ENV_IS_IN_FLASH 1
  115. #define CFG_ENV_OFFSET (2*128*1024)
  116. #define CFG_ENV_SIZE 0x2000
  117. #define CFG_ENV_SECT_SIZE (128*1024)
  118. /*
  119. * Memory map
  120. *
  121. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  122. */
  123. #define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
  124. #define CFG_SDRAM_BASE 0x00000000
  125. #define CFG_DEFAULT_MBAR 0x80000000
  126. /* Use SRAM until RAM will be available */
  127. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  128. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  129. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  130. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  131. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  132. #define CFG_MONITOR_BASE TEXT_BASE
  133. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  134. # define CFG_RAMBOOT 1
  135. #endif
  136. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  137. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  138. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  139. /*
  140. * Ethernet configuration
  141. */
  142. #define CONFIG_MPC5xxx_FEC 1
  143. #define CONFIG_PHY_ADDR 0x0
  144. /*
  145. * GPIO configuration:
  146. * PSC1,2,3 predefined as UART
  147. * PCI disabled
  148. * Ethernet 100 with MD
  149. */
  150. #define CFG_GPS_PORT_CONFIG 0x00058444
  151. /*
  152. * Miscellaneous configurable options
  153. */
  154. #define CFG_LONGHELP /* undef to save memory */
  155. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  156. #if defined(CONFIG_CMD_KGDB)
  157. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  158. #else
  159. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  160. #endif
  161. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  162. #define CFG_MAXARGS 16 /* max number of command args */
  163. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  164. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  165. #define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  166. #define CFG_LOAD_ADDR 0x200000 /* default load address */
  167. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  168. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  169. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  170. #if defined(CONFIG_CMD_KGDB)
  171. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  172. #endif
  173. /*
  174. * Various low-level settings
  175. */
  176. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  177. #define CFG_HID0_FINAL HID0_ICE
  178. #define CFG_BOOTCS_START CFG_FLASH_BASE
  179. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  180. #define CFG_BOOTCS_CFG 0x00047D01
  181. #define CFG_CS0_START CFG_FLASH_BASE
  182. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  183. #define CFG_CS_BURST 0x00000000
  184. #define CFG_CS_DEADCYCLE 0x33333333
  185. #define CFG_RESET_ADDRESS 0x7f000000
  186. #endif /* __CONFIG_H */