aev.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CONFIG_AEVFIFO 1
  39. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  40. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  41. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  42. /*
  43. * Serial console configuration
  44. */
  45. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  46. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  47. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  48. /*
  49. * PCI Mapping:
  50. * 0x40000000 - 0x4fffffff - PCI Memory
  51. * 0x50000000 - 0x50ffffff - PCI IO Space
  52. */
  53. #ifdef CONFIG_AEVFIFO
  54. #define CONFIG_PCI 1
  55. #define CONFIG_PCI_PNP 1
  56. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  57. #define CONFIG_PCI_MEM_BUS 0x40000000
  58. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  59. #define CONFIG_PCI_MEM_SIZE 0x10000000
  60. #define CONFIG_PCI_IO_BUS 0x50000000
  61. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  62. #define CONFIG_PCI_IO_SIZE 0x01000000
  63. #define CONFIG_NET_MULTI 1
  64. #define CONFIG_EEPRO100 1
  65. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  66. #define CONFIG_NS8382X 1
  67. #endif /* CONFIG_AEVFIFO */
  68. /* Partitions */
  69. #define CONFIG_MAC_PARTITION
  70. #define CONFIG_DOS_PARTITION
  71. #define CONFIG_ISO_PARTITION
  72. /* POST support */
  73. #define CONFIG_POST (CFG_POST_MEMORY | \
  74. CFG_POST_CPU | \
  75. CFG_POST_I2C)
  76. #ifdef CONFIG_POST
  77. /* preserve space for the post_word at end of on-chip SRAM */
  78. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  79. #endif
  80. /*
  81. * BOOTP options
  82. */
  83. #define CONFIG_BOOTP_BOOTFILESIZE
  84. #define CONFIG_BOOTP_BOOTPATH
  85. #define CONFIG_BOOTP_GATEWAY
  86. #define CONFIG_BOOTP_HOSTNAME
  87. /*
  88. * Command line configuration.
  89. */
  90. #include <config_cmd_default.h>
  91. #define CONFIG_CMD_ASKENV
  92. #define CONFIG_CMD_DATE
  93. #define CONFIG_CMD_DHCP
  94. #define CONFIG_CMD_ECHO
  95. #define CONFIG_CMD_EEPROM
  96. #define CONFIG_CMD_I2C
  97. #define CONFIG_CMD_MII
  98. #define CONFIG_CMD_NFS
  99. #define CONFIG_CMD_PCI
  100. #define CONFIG_CMD_PING
  101. #define CONFIG_CMD_REGINFO
  102. #define CONFIG_CMD_SNTP
  103. #ifdef CONFIG_POST
  104. #define CONFIG_CMD_DIAG
  105. #endif
  106. #define CONFIG_TIMESTAMP /* display image timestamps */
  107. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  108. # define CFG_LOWBOOT 1
  109. #endif
  110. /*
  111. * Autobooting
  112. */
  113. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  114. #define CONFIG_PREBOOT "echo;" \
  115. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  116. "echo"
  117. #undef CONFIG_BOOTARGS
  118. #define CONFIG_EXTRA_ENV_SETTINGS \
  119. "netdev=eth0\0" \
  120. "rootpath=/opt/eldk/ppc_6xx\0" \
  121. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  122. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  123. "nfsroot=${serverip}:${rootpath} " \
  124. "console=ttyS0,${baudrate}\0" \
  125. "addip=setenv bootargs ${bootargs} " \
  126. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  127. ":${hostname}:${netdev}:off panic=1\0" \
  128. "flash_self=run ramargs addip;" \
  129. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  130. "flash_nfs=run nfsargs addip;" \
  131. "bootm ${kernel_addr}\0" \
  132. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  133. "bootfile=/tftpboot/tqm5200/uImage\0" \
  134. "load=tftp 200000 ${u-boot}\0" \
  135. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  136. "update=protect off FC000000 FC05FFFF;" \
  137. "erase FC000000 FC05FFFF;" \
  138. "cp.b 200000 FC000000 ${filesize};" \
  139. "protect on FC000000 FC05FFFF\0" \
  140. ""
  141. #define CONFIG_BOOTCOMMAND "run net_nfs"
  142. /*
  143. * IPB Bus clocking configuration.
  144. */
  145. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  146. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  147. /*
  148. * PCI Bus clocking configuration
  149. *
  150. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  151. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  152. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  153. */
  154. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  155. #endif
  156. /*
  157. * I2C configuration
  158. */
  159. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  160. #ifdef CONFIG_TQM5200_REV100
  161. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  162. #else
  163. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  164. #endif
  165. /*
  166. * I2C clock frequency
  167. *
  168. * Please notice, that the resulting clock frequency could differ from the
  169. * configured value. This is because the I2C clock is derived from system
  170. * clock over a frequency divider with only a few divider values. U-boot
  171. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  172. * approximation allways lies below the configured value, never above.
  173. */
  174. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  175. #define CFG_I2C_SLAVE 0x7F
  176. /*
  177. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  178. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  179. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  180. * same configuration could be used.
  181. */
  182. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  183. #define CFG_I2C_EEPROM_ADDR_LEN 2
  184. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  185. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  186. /*
  187. * Flash configuration
  188. */
  189. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  190. /* use CFI flash driver if no module variant is spezified */
  191. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  192. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  193. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  194. #define CFG_FLASH_EMPTY_INFO
  195. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  196. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  197. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  198. #if !defined(CFG_LOWBOOT)
  199. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  200. #else /* CFG_LOWBOOT */
  201. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  202. #endif /* CFG_LOWBOOT */
  203. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  204. (= chip selects) */
  205. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  206. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  207. /*
  208. * Environment settings
  209. */
  210. #define CFG_ENV_IS_IN_FLASH 1
  211. #define CFG_ENV_SIZE 0x10000
  212. #define CFG_ENV_SECT_SIZE 0x20000
  213. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  214. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  215. /*
  216. * Memory map
  217. */
  218. #define CFG_MBAR 0xF0000000
  219. #define CFG_SDRAM_BASE 0x00000000
  220. #define CFG_DEFAULT_MBAR 0x80000000
  221. /* Use ON-Chip SRAM until RAM will be available */
  222. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  223. #ifdef CONFIG_POST
  224. /* preserve space for the post_word at end of on-chip SRAM */
  225. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  226. #else
  227. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  228. #endif
  229. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  230. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  231. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  232. #define CFG_MONITOR_BASE TEXT_BASE
  233. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  234. # define CFG_RAMBOOT 1
  235. #endif
  236. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  237. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  238. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  239. /*
  240. * Ethernet configuration
  241. */
  242. #define CONFIG_MPC5xxx_FEC 1
  243. /*
  244. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  245. */
  246. /* #define CONFIG_FEC_10MBIT 1 */
  247. #define CONFIG_PHY_ADDR 0x00
  248. /*
  249. * GPIO configuration
  250. *
  251. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  252. * Bit 0 (mask: 0x80000000): 1
  253. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  254. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  255. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  256. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  257. * (because, there I2C1 is used as I2C bus)
  258. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  259. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  260. * 000 -> All PSC2 pins are GIOPs
  261. * 001 -> CAN1/2 on PSC2 pins
  262. * Use for REV100 STK52xx boards
  263. * use PSC6:
  264. * on STK52xx:
  265. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  266. * Bits 9:11 (mask: 0x00700000):
  267. * 101 -> PSC6 : Extended POST test is not available
  268. * on MINI-FAP and TQM5200_IB:
  269. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  270. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  271. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  272. * tests.
  273. */
  274. #define CFG_GPS_PORT_CONFIG 0x81500014
  275. /*
  276. * RTC configuration
  277. */
  278. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  279. /*
  280. * Miscellaneous configurable options
  281. */
  282. #define CFG_LONGHELP /* undef to save memory */
  283. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  284. #if defined(CONFIG_CMD_KGDB)
  285. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  286. #else
  287. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  288. #endif
  289. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  290. #define CFG_MAXARGS 16 /* max number of command args */
  291. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  292. /* Enable an alternate, more extensive memory test */
  293. #define CFG_ALT_MEMTEST
  294. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  295. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  296. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  297. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  298. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  299. #if defined(CONFIG_CMD_KGDB)
  300. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  301. #endif
  302. /*
  303. * Enable loopw command.
  304. */
  305. #define CONFIG_LOOPW
  306. /*
  307. * Various low-level settings
  308. */
  309. #if defined(CONFIG_MPC5200)
  310. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  311. #define CFG_HID0_FINAL HID0_ICE
  312. #else
  313. #define CFG_HID0_INIT 0
  314. #define CFG_HID0_FINAL 0
  315. #endif
  316. #define CFG_BOOTCS_START CFG_FLASH_BASE
  317. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  318. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  319. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  320. #else
  321. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  322. #endif
  323. #define CFG_CS0_START CFG_FLASH_BASE
  324. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  325. #define CONFIG_LAST_STAGE_INIT
  326. /*
  327. * SRAM - Do not map below 2 GB in address space, because this area is used
  328. * for SDRAM autosizing.
  329. */
  330. #define CFG_CS2_START 0xE5000000
  331. #define CFG_CS2_SIZE 0x80000 /* 512 kByte */
  332. #define CFG_CS2_CFG 0x0004D930
  333. /*
  334. * Grafic controller - Do not map below 2 GB in address space, because this
  335. * area is used for SDRAM autosizing.
  336. */
  337. #define SM501_FB_BASE 0xE0000000
  338. #define CFG_CS1_START (SM501_FB_BASE)
  339. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  340. #define CFG_CS1_CFG 0x8F48FF70
  341. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  342. #define CFG_CS_BURST 0x00000000
  343. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  344. #define CFG_RESET_ADDRESS 0xff000000
  345. #endif /* __CONFIG_H */