SPD823TS.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_SPD823TS 1 /* ...on a SPD823TS board */
  34. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  35. #undef CONFIG_8xx_CONS_SMC2
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200
  38. #if 0
  39. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  40. #else
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #endif
  43. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  44. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  45. #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
  46. "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
  47. "nfsaddrs=10.0.0.99:10.0.0.2"
  48. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  49. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  50. #undef CONFIG_WATCHDOG /* watchdog disabled */
  51. /*
  52. * Command line configuration.
  53. */
  54. #include <config_cmd_default.h>
  55. #define CONFIG_CMD_IDE
  56. #undef CONFIG_CMD_FLASH
  57. #define CONFIG_MAC_PARTITION
  58. #define CONFIG_DOS_PARTITION
  59. /*
  60. * BOOTP options
  61. */
  62. #define CONFIG_BOOTP_SUBNETMASK
  63. #define CONFIG_BOOTP_GATEWAY
  64. #define CONFIG_BOOTP_HOSTNAME
  65. #define CONFIG_BOOTP_BOOTPATH
  66. #define CONFIG_BOOTP_BOOTFILESIZE
  67. /*----------------------------------------------------------------------*/
  68. #define CONFIG_ETHADDR 00:D0:93:00:01:CB
  69. #define CONFIG_IPADDR 10.0.0.98
  70. #define CONFIG_SERVERIP 10.0.0.1
  71. #undef CONFIG_BOOTCOMMAND
  72. #define CONFIG_BOOTCOMMAND "tftp 200000 uImage;bootm 200000"
  73. /*----------------------------------------------------------------------*/
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CFG_LONGHELP /* undef to save memory */
  78. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  79. #if defined(CONFIG_CMD_KGDB)
  80. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  81. #else
  82. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  83. #endif
  84. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  85. #define CFG_MAXARGS 16 /* max number of command args */
  86. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  87. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  88. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  89. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  90. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  91. #define CFG_PC_IDE_RESET ((ushort)0x0008) /* PC 12 */
  92. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  93. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  94. /*
  95. * Low Level Configuration Settings
  96. * (address mappings, register initial values, etc.)
  97. * You should know what you are doing if you make changes here.
  98. */
  99. /*-----------------------------------------------------------------------
  100. * Internal Memory Mapped Register
  101. */
  102. #define CFG_IMMR 0xFFF00000 /* was: 0xFF000000 */
  103. /*-----------------------------------------------------------------------
  104. * Definitions for initial stack pointer and data area (in DPRAM)
  105. */
  106. #define CFG_INIT_RAM_ADDR CFG_IMMR
  107. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  108. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  109. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  110. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  111. /*-----------------------------------------------------------------------
  112. * Start addresses for the final memory configuration
  113. * (Set up by the startup code)
  114. * Please note that CFG_SDRAM_BASE _must_ start at 0
  115. */
  116. #define CFG_SDRAM_BASE 0x00000000
  117. #define CFG_FLASH_BASE 0xFF000000
  118. #ifdef DEBUG
  119. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  120. #else
  121. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  122. #endif
  123. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  124. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  125. /*
  126. * For booting Linux, the board info and command line data
  127. * have to be in the first 8 MB of memory, since this is
  128. * the maximum mapped by the Linux kernel during initialization.
  129. */
  130. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  131. /*-----------------------------------------------------------------------
  132. * FLASH organization
  133. */
  134. #define CFG_MAX_FLASH_BANKS 0 /* max number of memory banks */
  135. #define CFG_MAX_FLASH_SECT 0 /* max number of sectors on one chip */
  136. #define CFG_FLASH_ERASE_TOUT 0 /* Timeout for Flash Erase (in ms) */
  137. #define CFG_FLASH_WRITE_TOUT 0 /* Timeout for Flash Write (in ms) */
  138. #define CFG_ENV_IS_IN_FLASH 1
  139. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  140. #define CFG_ENV_SIZE 0x0800 /* Total Size of Environment Sector */
  141. /*-----------------------------------------------------------------------
  142. * Cache Configuration
  143. */
  144. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  145. #if defined(CONFIG_CMD_KGDB)
  146. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  147. #endif
  148. /*-----------------------------------------------------------------------
  149. * SYPCR - System Protection Control 11-9
  150. * SYPCR can only be written once after reset!
  151. *-----------------------------------------------------------------------
  152. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  153. */
  154. #if defined(CONFIG_WATCHDOG)
  155. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  156. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  157. #else
  158. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  159. #endif
  160. /*-----------------------------------------------------------------------
  161. * SIUMCR - SIU Module Configuration 11-6
  162. *-----------------------------------------------------------------------
  163. * PCMCIA config., multi-function pin tri-state
  164. */
  165. /* 0x00000040 */
  166. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_GB5E)
  167. /*-----------------------------------------------------------------------
  168. * TBSCR - Time Base Status and Control 11-26
  169. *-----------------------------------------------------------------------
  170. * Clear Reference Interrupt Status, Timebase freezing enabled
  171. */
  172. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  173. /*-----------------------------------------------------------------------
  174. * PISCR - Periodic Interrupt Status and Control 11-31
  175. *-----------------------------------------------------------------------
  176. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  177. */
  178. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  179. /*-----------------------------------------------------------------------
  180. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  181. *-----------------------------------------------------------------------
  182. * Reset PLL lock status sticky bit, timer expired status bit and timer
  183. * interrupt status bit, set PLL multiplication factor !
  184. */
  185. /* 0x00b0c0c0 */
  186. #define CFG_PLPRCR \
  187. ( (11 << PLPRCR_MF_SHIFT) | \
  188. PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
  189. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  190. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  191. )
  192. /*-----------------------------------------------------------------------
  193. * SCCR - System Clock and reset Control Register 15-27
  194. *-----------------------------------------------------------------------
  195. * Set clock output, timebase and RTC source and divider,
  196. * power management and some other internal clocks
  197. */
  198. #define SCCR_MASK SCCR_EBDF11
  199. /* 0x01800014 */
  200. #define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  201. SCCR_RTDIV | SCCR_RTSEL | \
  202. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  203. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  204. SCCR_DFBRG00 | SCCR_DFNL000 | \
  205. SCCR_DFNH000 | SCCR_DFLCD101 | \
  206. SCCR_DFALCD00)
  207. /*-----------------------------------------------------------------------
  208. * RTCSC - Real-Time Clock Status and Control Register
  209. *-----------------------------------------------------------------------
  210. */
  211. /* 0x00C3 */
  212. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  213. /*-----------------------------------------------------------------------
  214. * RCCR - RISC Controller Configuration Register
  215. *-----------------------------------------------------------------------
  216. */
  217. /* TIMEP=2 */
  218. #define CFG_RCCR 0x0200
  219. /*-----------------------------------------------------------------------
  220. * RMDS - RISC Microcode Development Support Control Register
  221. *-----------------------------------------------------------------------
  222. */
  223. #define CFG_RMDS 0
  224. /*-----------------------------------------------------------------------
  225. * SDSR - SDMA Status Register
  226. *-----------------------------------------------------------------------
  227. */
  228. #define CFG_SDSR ((u_char)0x83)
  229. /*-----------------------------------------------------------------------
  230. * SDMR - SDMA Mask Register
  231. *-----------------------------------------------------------------------
  232. */
  233. #define CFG_SDMR ((u_char)0x00)
  234. /*-----------------------------------------------------------------------
  235. *
  236. * Interrupt Levels
  237. *-----------------------------------------------------------------------
  238. */
  239. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  240. /*-----------------------------------------------------------------------
  241. * PCMCIA stuff
  242. *-----------------------------------------------------------------------
  243. *
  244. */
  245. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  246. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  247. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  248. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  249. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  250. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  251. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  252. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  253. /*-----------------------------------------------------------------------
  254. * IDE/ATA stuff
  255. *-----------------------------------------------------------------------
  256. */
  257. #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
  258. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  259. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  260. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
  261. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  262. #define CFG_ATA_BASE_ADDR 0xFE100000
  263. #define CFG_ATA_IDE0_OFFSET 0x0000
  264. #define CFG_ATA_IDE1_OFFSET 0x0C00
  265. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  266. #define CFG_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
  267. #define CFG_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
  268. /*-----------------------------------------------------------------------
  269. *
  270. *-----------------------------------------------------------------------
  271. *
  272. */
  273. #define CFG_DER 0
  274. /*
  275. * Init Memory Controller:
  276. *
  277. * BR0/1 and OR0/1 (FLASH)
  278. */
  279. #define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
  280. #define FLASH_BASE1_PRELIM 0xFF080000 /* FLASH bank #1 */
  281. /* used to re-map FLASH both when starting from SRAM or FLASH:
  282. * restrict access enough to keep SRAM working (if any)
  283. * but not too much to meddle with FLASH accesses
  284. */
  285. /* EPROMs are 512kb */
  286. #define CFG_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
  287. #define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  288. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  289. #define CFG_OR_TIMING_FLASH (/* OR_CSNT_SAM | */ OR_ACS_DIV4 | OR_BI | \
  290. OR_SCY_5_CLK | OR_EHTR)
  291. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  292. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  293. /* 16 bit, bank valid */
  294. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  295. #define CFG_OR1_REMAP CFG_OR0_REMAP
  296. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  297. /* 16 bit, bank valid */
  298. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  299. /*
  300. * BR2-5 and OR2-5 (SRAM/SDRAM/PER8/SHARC)
  301. *
  302. */
  303. #define SRAM_BASE 0xFE200000 /* SRAM bank */
  304. #define SRAM_OR_AM 0xFFE00000 /* SRAM is 2 MB */
  305. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  306. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  307. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  308. #define PER8_BASE 0xFE000000 /* PER8 bank */
  309. #define PER8_OR_AM 0xFFF00000 /* PER8 is 1 MB */
  310. #define SHARC_BASE 0xFE400000 /* SHARC bank */
  311. #define SHARC_OR_AM 0xFFC00000 /* SHARC is 4 MB */
  312. /* SRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  313. #define CFG_OR_TIMING_SRAM 0x00000D42 /* SRAM-Timing */
  314. #define CFG_OR2 (SRAM_OR_AM | CFG_OR_TIMING_SRAM )
  315. #define CFG_BR2 ((SRAM_BASE & BR_BA_MSK) | BR_PS_16 | BR_V )
  316. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  317. #define CFG_OR_TIMING_SDRAM 0x00000A00 /* SDRAM-Timing */
  318. #define CFG_OR3_PRELIM (SDRAM_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  319. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
  320. #define CFG_OR_TIMING_PER8 0x00000F32 /* PER8-Timing */
  321. #define CFG_OR4 (PER8_OR_AM | CFG_OR_TIMING_PER8 )
  322. #define CFG_BR4 ((PER8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  323. #define CFG_OR_TIMING_SHARC 0x00000700 /* SHARC-Timing */
  324. #define CFG_OR5 (SHARC_OR_AM | CFG_OR_TIMING_SHARC )
  325. #define CFG_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
  326. /*
  327. * Memory Periodic Timer Prescaler
  328. */
  329. /* periodic timer for refresh */
  330. #define CFG_MBMR_PTB 204
  331. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  332. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  333. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  334. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  335. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  336. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  337. /*
  338. * MBMR settings for SDRAM
  339. */
  340. /* 8 column SDRAM */
  341. #define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
  342. MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
  343. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  344. /*
  345. * Internal Definitions
  346. *
  347. * Boot Flags
  348. */
  349. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  350. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  351. #endif /* __CONFIG_H */