NSCU.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  33. #define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_NSCU 1
  35. #define CONFIG_8xx_CONS_SCC1 1 /* Console is on SMC1 */
  36. #define CONFIG_66MHz 1 /* running at 66 MHz, 1:1 clock */
  37. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  38. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  39. #define CONFIG_BOARD_TYPES 1 /* support board types */
  40. #define CONFIG_PREBOOT "echo;" \
  41. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  42. "echo"
  43. #undef CONFIG_BOOTARGS
  44. #define CONFIG_EXTRA_ENV_SETTINGS \
  45. "netdev=eth0\0" \
  46. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  47. "nfsroot=${serverip}:${rootpath}\0" \
  48. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  49. "addip=setenv bootargs ${bootargs} " \
  50. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  51. ":${hostname}:${netdev}:off panic=1\0" \
  52. "flash_nfs=run nfsargs addip;" \
  53. "bootm ${kernel_addr}\0" \
  54. "flash_self=run ramargs addip;" \
  55. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  56. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  57. "rootpath=/opt/eldk/ppc_8xx\0" \
  58. "bootfile=/tftpboot/NSCU/uImage\0" \
  59. "kernel_addr=40080000\0" \
  60. "ramdisk_addr=40180000\0" \
  61. ""
  62. #define CONFIG_BOOTCOMMAND "run flash_self"
  63. #define CONFIG_MISC_INIT_R 1
  64. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  65. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  66. #undef CONFIG_WATCHDOG /* watchdog disabled */
  67. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  68. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  69. /*
  70. * BOOTP options
  71. */
  72. #define CONFIG_BOOTP_SUBNETMASK
  73. #define CONFIG_BOOTP_GATEWAY
  74. #define CONFIG_BOOTP_HOSTNAME
  75. #define CONFIG_BOOTP_BOOTPATH
  76. #define CONFIG_BOOTP_BOOTFILESIZE
  77. #define CONFIG_MAC_PARTITION
  78. #define CONFIG_DOS_PARTITION
  79. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  80. #define CONFIG_ISP1362_USB /* ISP1362 USB OTG controller */
  81. /*
  82. * Command line configuration.
  83. */
  84. #include <config_cmd_default.h>
  85. #define CONFIG_CMD_ASKENV
  86. #define CONFIG_CMD_DATE
  87. #define CONFIG_CMD_DHCP
  88. #define CONFIG_CMD_IDE
  89. #define CONFIG_CMD_NFS
  90. #define CONFIG_CMD_SNTP
  91. /*
  92. * Miscellaneous configurable options
  93. */
  94. #define CFG_LONGHELP /* undef to save memory */
  95. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  96. #if 0
  97. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  98. #endif
  99. #ifdef CFG_HUSH_PARSER
  100. #define CFG_PROMPT_HUSH_PS2 "> "
  101. #endif
  102. #if defined(CONFIG_CMD_KGDB)
  103. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  104. #else
  105. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  106. #endif
  107. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  108. #define CFG_MAXARGS 16 /* max number of command args */
  109. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  110. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  111. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  112. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  113. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  114. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  115. /*
  116. * Low Level Configuration Settings
  117. * (address mappings, register initial values, etc.)
  118. * You should know what you are doing if you make changes here.
  119. */
  120. /*-----------------------------------------------------------------------
  121. * Internal Memory Mapped Register
  122. */
  123. #define CFG_IMMR 0xFFF00000
  124. /*-----------------------------------------------------------------------
  125. * Definitions for initial stack pointer and data area (in DPRAM)
  126. */
  127. #define CFG_INIT_RAM_ADDR CFG_IMMR
  128. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  129. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  130. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  131. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  132. /*-----------------------------------------------------------------------
  133. * Start addresses for the final memory configuration
  134. * (Set up by the startup code)
  135. * Please note that CFG_SDRAM_BASE _must_ start at 0
  136. */
  137. #define CFG_SDRAM_BASE 0x00000000
  138. #define CFG_FLASH_BASE 0x40000000
  139. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  140. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  141. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  142. /*
  143. * For booting Linux, the board info and command line data
  144. * have to be in the first 8 MB of memory, since this is
  145. * the maximum mapped by the Linux kernel during initialization.
  146. */
  147. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  148. /*-----------------------------------------------------------------------
  149. * FLASH organization
  150. */
  151. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  152. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  153. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  154. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  155. #define CFG_ENV_IS_IN_FLASH 1
  156. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  157. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  158. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  159. /* Address and size of Redundant Environment Sector */
  160. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  161. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  162. /*-----------------------------------------------------------------------
  163. * Hardware Information Block
  164. */
  165. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  166. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  167. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  168. /*-----------------------------------------------------------------------
  169. * Cache Configuration
  170. */
  171. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  172. #if defined(CONFIG_CMD_KGDB)
  173. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * SYPCR - System Protection Control 11-9
  177. * SYPCR can only be written once after reset!
  178. *-----------------------------------------------------------------------
  179. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  180. */
  181. #if defined(CONFIG_WATCHDOG)
  182. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  183. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  184. #else
  185. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  186. #endif
  187. /*-----------------------------------------------------------------------
  188. * SIUMCR - SIU Module Configuration 11-6
  189. *-----------------------------------------------------------------------
  190. * PCMCIA config., multi-function pin tri-state
  191. */
  192. #ifndef CONFIG_CAN_DRIVER
  193. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  194. #else /* we must activate GPL5 in the SIUMCR for CAN */
  195. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  196. #endif /* CONFIG_CAN_DRIVER */
  197. /*-----------------------------------------------------------------------
  198. * TBSCR - Time Base Status and Control 11-26
  199. *-----------------------------------------------------------------------
  200. * Clear Reference Interrupt Status, Timebase freezing enabled
  201. */
  202. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  203. /*-----------------------------------------------------------------------
  204. * RTCSC - Real-Time Clock Status and Control Register 11-27
  205. *-----------------------------------------------------------------------
  206. */
  207. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  208. /*-----------------------------------------------------------------------
  209. * PISCR - Periodic Interrupt Status and Control 11-31
  210. *-----------------------------------------------------------------------
  211. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  212. */
  213. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  214. /*-----------------------------------------------------------------------
  215. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  216. *-----------------------------------------------------------------------
  217. * Reset PLL lock status sticky bit, timer expired status bit and timer
  218. * interrupt status bit
  219. */
  220. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  221. /*-----------------------------------------------------------------------
  222. * SCCR - System Clock and reset Control Register 15-27
  223. *-----------------------------------------------------------------------
  224. * Set clock output, timebase and RTC source and divider,
  225. * power management and some other internal clocks
  226. */
  227. #define SCCR_MASK SCCR_EBDF11
  228. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  229. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  230. SCCR_DFALCD00)
  231. /*-----------------------------------------------------------------------
  232. * PCMCIA stuff
  233. *-----------------------------------------------------------------------
  234. *
  235. */
  236. /* NSCU use both slots, SLOT_A as "primary". */
  237. #define CONFIG_PCMCIA_SLOT_A 1
  238. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  239. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  240. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  241. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  242. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  243. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  244. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  245. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  246. #define PCMCIA_MEM_WIN_NO 8 /* override default 4 in pcmcia.h */
  247. #define PCMCIA_SOCKETS_NO 2 /* we have two sockets */
  248. #undef NSCU_OE_INV /* PCMCIA_GCRX_CXOE was inverted on early boards */
  249. /*-----------------------------------------------------------------------
  250. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  251. *-----------------------------------------------------------------------
  252. */
  253. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  254. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  255. #undef CONFIG_IDE_LED /* LED for ide not supported */
  256. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  257. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE buses */
  258. #define CFG_IDE_MAXDEVICE 4 /* max. 2 drives per IDE bus */
  259. #define CFG_ATA_IDE0_OFFSET 0x0000
  260. #define CFG_ATA_IDE1_OFFSET (4 * CFG_PCMCIA_MEM_SIZE) /* starts @ 4th window */
  261. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  262. /* Offset for data I/O */
  263. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  264. /* Offset for normal register accesses */
  265. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  266. /* Offset for alternate registers */
  267. #define CFG_ATA_ALT_OFFSET 0x0100
  268. /*-----------------------------------------------------------------------
  269. *
  270. *-----------------------------------------------------------------------
  271. *
  272. */
  273. #define CFG_DER 0
  274. /*
  275. * Init Memory Controller:
  276. *
  277. * BR0/1 and OR0/1 (FLASH)
  278. */
  279. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  280. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  281. /* used to re-map FLASH both when starting from SRAM or FLASH:
  282. * restrict access enough to keep SRAM working (if any)
  283. * but not too much to meddle with FLASH accesses
  284. */
  285. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  286. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  287. /*
  288. * FLASH timing:
  289. */
  290. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  291. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  292. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  293. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  294. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  295. #define CFG_OR1_REMAP CFG_OR0_REMAP
  296. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  297. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  298. /*
  299. * BR2/3 and OR2/3 (SDRAM)
  300. *
  301. */
  302. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  303. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  304. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  305. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  306. #define CFG_OR_TIMING_SDRAM 0x00000A00
  307. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  308. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  309. #ifndef CONFIG_CAN_DRIVER
  310. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  311. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  312. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  313. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  314. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  315. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  316. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  317. BR_PS_8 | BR_MS_UPMB | BR_V )
  318. #endif /* CONFIG_CAN_DRIVER */
  319. #ifdef CONFIG_ISP1362_USB
  320. #define CFG_ISP1362_BASE 0xD0000000 /* ISP1362 mapped at 0xD0000000 */
  321. #define CFG_ISP1362_OR_AM 0xFFFF8000 /* 32 kB address mask */
  322. #define CFG_OR5_ISP1362 (CFG_ISP1362_OR_AM | OR_CSNT_SAM | \
  323. OR_ACS_DIV2 | OR_BI | OR_SCY_5_CLK)
  324. #define CFG_BR5_ISP1362 ((CFG_ISP1362_BASE & BR_BA_MSK) | \
  325. BR_PS_16 | BR_MS_GPCM | BR_V )
  326. #endif /* CONFIG_ISP1362_USB */
  327. /*
  328. * Memory Periodic Timer Prescaler
  329. *
  330. * The Divider for PTA (refresh timer) configuration is based on an
  331. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  332. * the number of chip selects (NCS) and the actually needed refresh
  333. * rate is done by setting MPTPR.
  334. *
  335. * PTA is calculated from
  336. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  337. *
  338. * gclk CPU clock (not bus clock!)
  339. * Trefresh Refresh cycle * 4 (four word bursts used)
  340. *
  341. * 4096 Rows from SDRAM example configuration
  342. * 1000 factor s -> ms
  343. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  344. * 4 Number of refresh cycles per period
  345. * 64 Refresh cycle in ms per number of rows
  346. * --------------------------------------------
  347. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  348. *
  349. * 50 MHz => 50.000.000 / Divider = 98
  350. * 66 Mhz => 66.000.000 / Divider = 129
  351. * 80 Mhz => 80.000.000 / Divider = 156
  352. */
  353. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  354. #define CFG_MAMR_PTA 98
  355. /*
  356. * For 16 MBit, refresh rates could be 31.3 us
  357. * (= 64 ms / 2K = 125 / quad bursts).
  358. * For a simpler initialization, 15.6 us is used instead.
  359. *
  360. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  361. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  362. */
  363. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  364. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  365. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  366. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  367. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  368. /*
  369. * MAMR settings for SDRAM
  370. */
  371. /* 8 column SDRAM */
  372. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  373. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  374. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  375. /* 9 column SDRAM */
  376. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  377. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  378. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  379. /*
  380. * Internal Definitions
  381. *
  382. * Boot Flags
  383. */
  384. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  385. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  386. #undef CONFIG_SCC1_ENET
  387. #define CONFIG_FEC_ENET
  388. /* #define CONFIG_ETHPRIME "FEC ETHERNET" */
  389. #endif /* __CONFIG_H */