M5282EVB.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * Configuation settings for the Motorola MC5282EVB board.
  3. *
  4. * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef _CONFIG_M5282EVB_H
  28. #define _CONFIG_M5282EVB_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MCF52x2 /* define processor family */
  34. #define CONFIG_M5282 /* define processor type */
  35. #define CONFIG_MCFTMR
  36. #define CONFIG_MCFUART
  37. #define CFG_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 19200
  39. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
  41. /* Configuration for environment
  42. * Environment is embedded in u-boot in the second sector of the flash
  43. */
  44. #define CFG_ENV_ADDR 0xffe04000
  45. #define CFG_ENV_SIZE 0x2000
  46. #define CFG_ENV_IS_IN_FLASH 1
  47. /*
  48. * BOOTP options
  49. */
  50. #define CONFIG_BOOTP_BOOTFILESIZE
  51. #define CONFIG_BOOTP_BOOTPATH
  52. #define CONFIG_BOOTP_GATEWAY
  53. #define CONFIG_BOOTP_HOSTNAME
  54. /*
  55. * Command line configuration.
  56. */
  57. #include <config_cmd_default.h>
  58. #define CONFIG_CMD_NET
  59. #define CONFIG_CMD_PING
  60. #define CONFIG_CMD_MII
  61. #undef CONFIG_CMD_LOADS
  62. #undef CONFIG_CMD_LOADB
  63. #define CONFIG_MCFFEC
  64. #ifdef CONFIG_MCFFEC
  65. # define CONFIG_NET_MULTI 1
  66. # define CONFIG_MII 1
  67. # define CFG_DISCOVER_PHY
  68. # define CFG_RX_ETH_BUFFER 8
  69. # define CFG_FAULT_ECHO_LINK_DOWN
  70. # define CFG_FEC0_PINMUX 0
  71. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  72. # define MCFFEC_TOUT_LOOP 50000
  73. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  74. # ifndef CFG_DISCOVER_PHY
  75. # define FECDUPLEX FULL
  76. # define FECSPEED _100BASET
  77. # else
  78. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  79. # define CFG_FAULT_ECHO_LINK_DOWN
  80. # endif
  81. # endif /* CFG_DISCOVER_PHY */
  82. #endif
  83. #define CONFIG_BOOTDELAY 5
  84. #ifdef CONFIG_MCFFEC
  85. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  86. # define CONFIG_IPADDR 192.162.1.2
  87. # define CONFIG_NETMASK 255.255.255.0
  88. # define CONFIG_SERVERIP 192.162.1.1
  89. # define CONFIG_GATEWAYIP 192.162.1.1
  90. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  91. #endif /* CONFIG_MCFFEC */
  92. #define CONFIG_HOSTNAME M5272C3
  93. #define CONFIG_EXTRA_ENV_SETTINGS \
  94. "netdev=eth0\0" \
  95. "loadaddr=10000\0" \
  96. "u-boot=u-boot.bin\0" \
  97. "load=tftp ${loadaddr) ${u-boot}\0" \
  98. "upd=run load; run prog\0" \
  99. "prog=prot off ffe00000 ffe3ffff;" \
  100. "era ffe00000 ffe3ffff;" \
  101. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  102. "save\0" \
  103. ""
  104. #define CFG_PROMPT "-> "
  105. #define CFG_LONGHELP /* undef to save memory */
  106. #if defined(CONFIG_CMD_KGDB)
  107. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  108. #else
  109. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  110. #endif
  111. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  112. #define CFG_MAXARGS 16 /* max number of command args */
  113. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  114. #define CFG_LOAD_ADDR 0x20000
  115. #define CFG_MEMTEST_START 0x400
  116. #define CFG_MEMTEST_END 0x380000
  117. #define CFG_HZ 1000000
  118. #define CFG_CLK 64000000
  119. /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
  120. #define CFG_MFD 0x02 /* PLL Multiplication Factor Devider */
  121. #define CFG_RFD 0x00 /* PLL Reduce Frecuency Devider */
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. #define CFG_MBAR 0x40000000
  128. /*-----------------------------------------------------------------------
  129. * Definitions for initial stack pointer and data area (in DPRAM)
  130. */
  131. #define CFG_INIT_RAM_ADDR 0x20000000
  132. #define CFG_INIT_RAM_END 0x10000 /* End of used area in internal SRAM */
  133. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  134. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  135. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  136. /*-----------------------------------------------------------------------
  137. * Start addresses for the final memory configuration
  138. * (Set up by the startup code)
  139. * Please note that CFG_SDRAM_BASE _must_ start at 0
  140. */
  141. #define CFG_SDRAM_BASE 0x00000000
  142. #define CFG_SDRAM_SIZE 16 /* SDRAM size in MB */
  143. #define CFG_FLASH_BASE 0xffe00000
  144. #define CFG_INT_FLASH_BASE 0xf0000000
  145. #define CFG_INT_FLASH_ENABLE 0x21
  146. /* If M5282 port is fully implemented the monitor base will be behind
  147. * the vector table. */
  148. #if (TEXT_BASE != CFG_INT_FLASH_BASE)
  149. #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  150. #else
  151. #define CFG_MONITOR_BASE (TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
  152. #endif
  153. #define CFG_MONITOR_LEN 0x20000
  154. #define CFG_MALLOC_LEN (256 << 10)
  155. #define CFG_BOOTPARAMS_LEN 64*1024
  156. /*
  157. * For booting Linux, the board info and command line data
  158. * have to be in the first 8 MB of memory, since this is
  159. * the maximum mapped by the Linux kernel during initialization ??
  160. */
  161. #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
  162. /*-----------------------------------------------------------------------
  163. * FLASH organization
  164. */
  165. #define CFG_FLASH_CFI
  166. #ifdef CFG_FLASH_CFI
  167. # define CFG_FLASH_CFI_DRIVER 1
  168. # define CFG_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  169. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  170. # define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  171. # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  172. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  173. # define CFG_FLASH_CHECKSUM
  174. # define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * Cache Configuration
  178. */
  179. #define CFG_CACHELINE_SIZE 16
  180. /*-----------------------------------------------------------------------
  181. * Memory bank definitions
  182. */
  183. #define CFG_CS0_BASE CFG_FLASH_BASE
  184. #define CFG_CS0_SIZE 2*1024*1024
  185. #define CFG_CS0_WIDTH 16
  186. #define CFG_CS0_RO 0
  187. #define CFG_CS0_WS 6
  188. /*
  189. #define CFG_CS3_BASE 0xE0000000
  190. #define CFG_CS3_SIZE 1*1024*1024
  191. #define CFG_CS3_WIDTH 16
  192. #define CFG_CS3_RO 0
  193. #define CFG_CS3_WS 6
  194. */
  195. /*-----------------------------------------------------------------------
  196. * Port configuration
  197. */
  198. #define CFG_PACNT 0x0000000 /* Port A D[31:24] */
  199. #define CFG_PADDR 0x0000000
  200. #define CFG_PADAT 0x0000000
  201. #define CFG_PBCNT 0x0000000 /* Port B D[23:16] */
  202. #define CFG_PBDDR 0x0000000
  203. #define CFG_PBDAT 0x0000000
  204. #define CFG_PCCNT 0x0000000 /* Port C D[15:08] */
  205. #define CFG_PCDDR 0x0000000
  206. #define CFG_PCDAT 0x0000000
  207. #define CFG_PDCNT 0x0000000 /* Port D D[07:00] */
  208. #define CFG_PCDDR 0x0000000
  209. #define CFG_PCDAT 0x0000000
  210. #define CFG_PEHLPAR 0xC0
  211. #define CFG_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
  212. #define CFG_DDRUA 0x05
  213. #define CFG_PJPAR 0xFF;
  214. #endif /* _CONFIG_M5282EVB_H */