CPCI2DP.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * (C) Copyright 2005
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  35. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  36. #define CONFIG_BAUDRATE 9600
  37. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  38. #undef CONFIG_BOOTARGS
  39. #undef CONFIG_BOOTCOMMAND
  40. #define CONFIG_PREBOOT /* enable preboot variable */
  41. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  42. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  43. #define CONFIG_MII 1 /* MII PHY management */
  44. #define CONFIG_PHY_ADDR 0 /* PHY address */
  45. /*
  46. * BOOTP options
  47. */
  48. #define CONFIG_BOOTP_BOOTFILESIZE
  49. #define CONFIG_BOOTP_BOOTPATH
  50. #define CONFIG_BOOTP_GATEWAY
  51. #define CONFIG_BOOTP_HOSTNAME
  52. /*
  53. * Command line configuration.
  54. */
  55. #include <config_cmd_default.h>
  56. #define CONFIG_CMD_PCI
  57. #define CONFIG_CMD_IRQ
  58. #define CONFIG_CMD_ELF
  59. #define CONFIG_CMD_I2C
  60. #define CONFIG_CMD_BSP
  61. #define CONFIG_CMD_EEPROM
  62. #undef CONFIG_CMD_NET
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  65. /*
  66. * Miscellaneous configurable options
  67. */
  68. #define CFG_LONGHELP /* undef to save memory */
  69. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  70. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  71. #ifdef CFG_HUSH_PARSER
  72. #define CFG_PROMPT_HUSH_PS2 "> "
  73. #endif
  74. #if defined(CONFIG_CMD_KGDB)
  75. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  76. #else
  77. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  78. #endif
  79. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  80. #define CFG_MAXARGS 16 /* max number of command args */
  81. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  82. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  83. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  84. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  85. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  86. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  87. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  88. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  89. #define CFG_BASE_BAUD 691200
  90. #define CONFIG_UART1_CONSOLE /* define for uart1 as console */
  91. /* The following table includes the supported baudrates */
  92. #define CFG_BAUDRATE_TABLE \
  93. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  94. 57600, 115200, 230400, 460800, 921600 }
  95. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  96. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  97. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  98. #define CONFIG_LOOPW 1 /* enable loopw command */
  99. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  100. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  101. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  102. /*-----------------------------------------------------------------------
  103. * PCI stuff
  104. *-----------------------------------------------------------------------
  105. */
  106. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  107. #define PCI_HOST_FORCE 1 /* configure as pci host */
  108. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  109. #define CONFIG_PCI /* include pci support */
  110. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  111. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  112. /* resource configuration */
  113. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  114. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  115. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  116. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  117. #define CFG_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
  118. #define CFG_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
  119. #define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
  120. #define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
  121. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  122. #define CFG_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
  123. #define CFG_PCI_PTM2MS 0xff000001 /* 16MB, enable */
  124. #define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  125. /*-----------------------------------------------------------------------
  126. * Start addresses for the final memory configuration
  127. * (Set up by the startup code)
  128. * Please note that CFG_SDRAM_BASE _must_ start at 0
  129. */
  130. #define CFG_SDRAM_BASE 0x00000000
  131. #define CFG_FLASH_BASE 0xFFFC0000
  132. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  133. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  134. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  135. /*
  136. * For booting Linux, the board info and command line data
  137. * have to be in the first 8 MB of memory, since this is
  138. * the maximum mapped by the Linux kernel during initialization.
  139. */
  140. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  141. /*-----------------------------------------------------------------------
  142. * FLASH organization
  143. */
  144. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  145. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  146. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  147. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  148. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  149. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  150. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  151. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  152. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  153. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  154. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  155. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  156. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  157. #define CFG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
  158. /*-----------------------------------------------------------------------
  159. * I2C EEPROM (CAT24WC16) for environment
  160. */
  161. #define CONFIG_HARD_I2C /* I2c with hardware support */
  162. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  163. #define CFG_I2C_SLAVE 0x7F
  164. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  165. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  166. /* mask of address bits that overflow into the "EEPROM chip address" */
  167. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  168. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  169. /* 16 byte page write mode using*/
  170. /* last 4 bits of the address */
  171. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  172. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  173. #define CFG_EEPROM_WREN 1
  174. /*
  175. * Init Memory Controller:
  176. *
  177. * BR0/1 and OR0/1 (FLASH)
  178. */
  179. #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
  180. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  181. /*-----------------------------------------------------------------------
  182. * External Bus Controller (EBC) Setup
  183. */
  184. /* Memory Bank 0 (Flash Bank 0) initialization */
  185. #define CFG_EBC_PB0AP 0x92015480
  186. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  187. /* Memory Bank 2 (PB0) initialization */
  188. #define CFG_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
  189. #define CFG_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  190. /* Memory Bank 3 (PB1) initialization */
  191. #define CFG_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
  192. #define CFG_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
  193. /*-----------------------------------------------------------------------
  194. * Definitions for initial stack pointer and data area (in data cache)
  195. */
  196. #define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  197. #define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
  198. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  199. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  200. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  201. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  202. /*-----------------------------------------------------------------------
  203. * GPIO definitions
  204. */
  205. #define CFG_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
  206. #define CFG_SELF_RST (0x80000000 >> 14) /* GPIO14 */
  207. #define CFG_PB_LED (0x80000000 >> 16) /* GPIO16 */
  208. #define CFG_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
  209. /*
  210. * Internal Definitions
  211. *
  212. * Boot Flags
  213. */
  214. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  215. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  216. #endif /* __CONFIG_H */