APC405.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_APCG405 1 /* ...on a APC405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
  38. #define CONFIG_BOARD_TYPES 1 /* support board types */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #define CONFIG_RAMBOOTCOMMAND \
  43. "setenv bootargs root=/dev/ram rw nfsroot=${serverip}:${rootpath} " \
  44. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  45. "bootm ffc00000 ffca0000"
  46. #define CONFIG_NFSBOOTCOMMAND \
  47. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  48. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  49. "bootm ffc00000"
  50. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  51. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  52. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  53. #define CONFIG_MII 1 /* MII PHY management */
  54. #define CONFIG_PHY_ADDR 0 /* PHY address */
  55. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  56. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_BOOTFILESIZE
  61. #define CONFIG_BOOTP_BOOTPATH
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. /*
  65. * Command line configuration.
  66. */
  67. #include <config_cmd_default.h>
  68. #define CONFIG_CMD_DHCP
  69. #define CONFIG_CMD_PCI
  70. #define CONFIG_CMD_IRQ
  71. #define CONFIG_CMD_IDE
  72. #define CONFIG_CMD_FAT
  73. #define CONFIG_CMD_ELF
  74. #define CONFIG_CMD_DATE
  75. #define CONFIG_CMD_I2C
  76. #define CONFIG_CMD_MII
  77. #define CONFIG_CMD_PING
  78. #define CONFIG_CMD_EEPROM
  79. #define CONFIG_MAC_PARTITION
  80. #define CONFIG_DOS_PARTITION
  81. #define CONFIG_SUPPORT_VFAT
  82. #undef CONFIG_WATCHDOG /* watchdog disabled */
  83. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  84. #define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  85. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  86. /*
  87. * Miscellaneous configurable options
  88. */
  89. #define CFG_LONGHELP /* undef to save memory */
  90. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  91. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  92. #ifdef CFG_HUSH_PARSER
  93. #define CFG_PROMPT_HUSH_PS2 "> "
  94. #endif
  95. #if defined(CONFIG_CMD_KGDB)
  96. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  101. #define CFG_MAXARGS 16 /* max number of command args */
  102. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  103. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  104. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  105. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  106. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  107. #if 1 /* test-only */
  108. #define CFG_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
  109. #else
  110. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  111. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  112. #define CFG_BASE_BAUD 691200
  113. #endif
  114. /* The following table includes the supported baudrates */
  115. #define CFG_BAUDRATE_TABLE \
  116. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  117. 57600, 115200, 230400, 460800, 921600 }
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  120. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  121. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  122. /* Only interrupt boot if space is pressed */
  123. /* If a long serial cable is connected but */
  124. /* other end is dead, garbage will be read */
  125. #define CONFIG_AUTOBOOT_KEYED 1
  126. #define CONFIG_AUTOBOOT_PROMPT "Press SPACE to abort autoboot in %d seconds\n"
  127. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  128. #define CONFIG_AUTOBOOT_STOP_STR " "
  129. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  130. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  131. /*-----------------------------------------------------------------------
  132. * PCI stuff
  133. *-----------------------------------------------------------------------
  134. */
  135. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  136. #define PCI_HOST_FORCE 1 /* configure as pci host */
  137. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  138. #define CONFIG_PCI /* include pci support */
  139. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  140. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  141. /* resource configuration */
  142. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  143. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  144. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  145. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  146. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  147. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  148. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  149. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  150. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  151. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  152. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  153. /*-----------------------------------------------------------------------
  154. * IDE/ATA stuff
  155. *-----------------------------------------------------------------------
  156. */
  157. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  158. #undef CONFIG_IDE_LED /* no led for ide supported */
  159. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  160. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  161. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  162. #define CFG_ATA_BASE_ADDR 0xF0100000
  163. #define CFG_ATA_IDE0_OFFSET 0x0000
  164. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  165. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  166. #define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  167. /*-----------------------------------------------------------------------
  168. * Start addresses for the final memory configuration
  169. * (Set up by the startup code)
  170. * Please note that CFG_SDRAM_BASE _must_ start at 0
  171. */
  172. #define CFG_SDRAM_BASE 0x00000000
  173. #define CFG_MONITOR_BASE 0xFFF80000
  174. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  175. #define CFG_MALLOC_LEN (2*1024*1024) /* Reserve 2MB for malloc() */
  176. /*
  177. * For booting Linux, the board info and command line data
  178. * have to be in the first 8 MB of memory, since this is
  179. * the maximum mapped by the Linux kernel during initialization.
  180. */
  181. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  182. /*-----------------------------------------------------------------------
  183. * FLASH organization
  184. */
  185. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  186. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  187. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  188. #undef CFG_FLASH_PROTECTION /* don't use hardware protection */
  189. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  190. #define CFG_FLASH_BASE 0xFE000000 /* test-only...*/
  191. #define CFG_FLASH_INCREMENT 0x01000000 /* test-only */
  192. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  193. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  194. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
  195. /*-----------------------------------------------------------------------
  196. * Environment Variable setup
  197. */
  198. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  199. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  200. #define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
  201. /* total size of a CAT24WC16 is 2048 bytes */
  202. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  203. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  204. /*-----------------------------------------------------------------------
  205. * I2C EEPROM (CAT24WC16) for environment
  206. */
  207. #define CONFIG_HARD_I2C /* I2c with hardware support */
  208. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  209. #define CFG_I2C_SLAVE 0x7F
  210. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  211. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  212. /* mask of address bits that overflow into the "EEPROM chip address" */
  213. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  214. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  215. /* 16 byte page write mode using*/
  216. /* last 4 bits of the address */
  217. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  218. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  219. /*-----------------------------------------------------------------------
  220. * Cache Configuration
  221. */
  222. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  223. /* have only 8kB, 16kB is save here */
  224. #define CFG_CACHELINE_SIZE 32 /* ... */
  225. #if defined(CONFIG_CMD_KGDB)
  226. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  227. #endif
  228. /*-----------------------------------------------------------------------
  229. * External Bus Controller (EBC) Setup
  230. */
  231. #define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
  232. #define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
  233. #define CAN_BA 0xF0000000 /* CAN Base Address */
  234. #define DUART0_BA 0xF0000400 /* DUART Base Address */
  235. #define DUART1_BA 0xF0000408 /* DUART Base Address */
  236. #define RTC_BA 0xF0000500 /* RTC Base Address */
  237. #define PS2_BA 0xF0000600 /* PS/2 Base Address */
  238. #define CF_BA 0xF0100000 /* CompactFlash Base Address */
  239. #define FPGA_BA 0xF0100100 /* FPGA internal Base Address */
  240. #define FUJI_BA 0xF0100200 /* Fuji internal Base Address */
  241. #define PCMCIA1_BA 0x20000000 /* PCMCIA Slot 1 Base Address */
  242. #define PCMCIA2_BA 0x28000000 /* PCMCIA Slot 2 Base Address */
  243. #define VGA_BA 0xF1000000 /* Epson VGA Base Address */
  244. #define CFG_FPGA_BASE_ADDR FPGA_BA /* FPGA internal Base Address */
  245. /* Memory Bank 0 (Flash Bank 0) initialization */
  246. #define CFG_EBC_PB0AP 0x92015480
  247. #define CFG_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
  248. /* Memory Bank 1 (Flash Bank 1) initialization */
  249. #define CFG_EBC_PB1AP 0x92015480
  250. #define CFG_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
  251. /* Memory Bank 2 (CAN0, 1, RTC, Duart) initialization */
  252. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  253. #define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  254. /* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
  255. #define CFG_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  256. #define CFG_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  257. /* Memory Bank 4 (PCMCIA Slot 1) initialization */
  258. #define CFG_EBC_PB4AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  259. #define CFG_EBC_PB4CR PCMCIA1_BA | 0xFA000 /*BAS=0x200,BS=128MB,BU=R/W,BW=16bit*/
  260. /* Memory Bank 5 (Epson VGA) initialization */
  261. #define CFG_EBC_PB5AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
  262. #define CFG_EBC_PB5CR VGA_BA | 0x5A000 /* BAS=0xF10,BS=4MB,BU=R/W,BW=16bit */
  263. /* Memory Bank 6 (PCMCIA Slot 2) initialization */
  264. #define CFG_EBC_PB6AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  265. #define CFG_EBC_PB6CR PCMCIA2_BA | 0xFA000 /*BAS=0x280,BS=128MB,BU=R/W,BW=16bit*/
  266. /*-----------------------------------------------------------------------
  267. * FPGA stuff
  268. */
  269. /* FPGA internal regs */
  270. #define CFG_FPGA_CTRL 0x008
  271. #define CFG_FPGA_CTRL2 0x00a
  272. /* FPGA Control Reg */
  273. #define CFG_FPGA_CTRL_CF_RESET 0x0001
  274. #define CFG_FPGA_CTRL_WDI 0x0002
  275. #define CFG_FPGA_CTRL_PS2_RESET 0x0020
  276. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  277. #define CFG_FPGA_MAX_SIZE 80*1024 /* 80kByte is enough for XC2S50 */
  278. /* FPGA program pin configuration */
  279. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  280. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  281. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  282. #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  283. #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  284. /*-----------------------------------------------------------------------
  285. * LCD Setup
  286. */
  287. #define CFG_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */
  288. #define CFG_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */
  289. #define CONFIG_LCD_BIG 2 /* Epson S1D13806 used */
  290. /* Image information... */
  291. #define CONFIG_LCD_USED CONFIG_LCD_BIG
  292. #define CFG_LCD_HEADER_NAME "../common/s1d13806_640_480_16bpp.h"
  293. #define CFG_LCD_LOGO_NAME "logo_640_480_24bpp.c"
  294. #define CFG_LCD_MEM CFG_LCD_BIG_MEM
  295. #define CFG_LCD_REG CFG_LCD_BIG_REG
  296. #define CFG_VIDEO_LOGO_MAX_SIZE (1 << 20)
  297. /*-----------------------------------------------------------------------
  298. * Definitions for initial stack pointer and data area (in data cache)
  299. */
  300. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  301. #define CFG_TEMP_STACK_OCM 1
  302. /* On Chip Memory location */
  303. #define CFG_OCM_DATA_ADDR 0xF8000000
  304. #define CFG_OCM_DATA_SIZE 0x1000
  305. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  306. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  307. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  308. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  309. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  310. /*
  311. * Internal Definitions
  312. *
  313. * Boot Flags
  314. */
  315. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  316. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  317. #endif /* __CONFIG_H */