cache.h 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * include/asm-ppc/cache.h
  3. */
  4. #ifndef __ARCH_PPC_CACHE_H
  5. #define __ARCH_PPC_CACHE_H
  6. #include <linux/config.h>
  7. #include <asm/processor.h>
  8. /* bytes per L1 cache line */
  9. #if defined(CONFIG_8xx) || defined(CONFIG_IOP480)
  10. #define L1_CACHE_SHIFT 4
  11. #elif defined(CONFIG_PPC64BRIDGE)
  12. #define L1_CACHE_SHIFT 7
  13. #else
  14. #define L1_CACHE_SHIFT 5
  15. #endif
  16. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  17. /*
  18. * For compatibility reasons support the CFG_CACHELINE_SIZE too
  19. */
  20. #ifndef CFG_CACHELINE_SIZE
  21. #define CFG_CACHELINE_SIZE L1_CACHE_BYTES
  22. #endif
  23. #define L1_CACHE_ALIGN(x) (((x)+(L1_CACHE_BYTES-1))&~(L1_CACHE_BYTES-1))
  24. #define L1_CACHE_PAGES 8
  25. #define SMP_CACHE_BYTES L1_CACHE_BYTES
  26. #ifdef MODULE
  27. #define __cacheline_aligned __attribute__((__aligned__(L1_CACHE_BYTES)))
  28. #else
  29. #define __cacheline_aligned \
  30. __attribute__((__aligned__(L1_CACHE_BYTES), \
  31. __section__(".data.cacheline_aligned")))
  32. #endif
  33. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  34. extern void flush_dcache_range(unsigned long start, unsigned long stop);
  35. extern void clean_dcache_range(unsigned long start, unsigned long stop);
  36. extern void invalidate_dcache_range(unsigned long start, unsigned long stop);
  37. extern void flush_dcache(void);
  38. extern void invalidate_dcache(void);
  39. #ifdef CFG_INIT_RAM_LOCK
  40. extern void unlock_ram_in_cache(void);
  41. #endif /* CFG_INIT_RAM_LOCK */
  42. #endif /* __ASSEMBLY__ */
  43. /* prep registers for L2 */
  44. #define CACHECRBA 0x80000823 /* Cache configuration register address */
  45. #define L2CACHE_MASK 0x03 /* Mask for 2 L2 Cache bits */
  46. #define L2CACHE_512KB 0x00 /* 512KB */
  47. #define L2CACHE_256KB 0x01 /* 256KB */
  48. #define L2CACHE_1MB 0x02 /* 1MB */
  49. #define L2CACHE_NONE 0x03 /* NONE */
  50. #define L2CACHE_PARITY 0x08 /* Mask for L2 Cache Parity Protected bit */
  51. #ifdef CONFIG_8xx
  52. /* Cache control on the MPC8xx is provided through some additional
  53. * special purpose registers.
  54. */
  55. #define IC_CST 560 /* Instruction cache control/status */
  56. #define IC_ADR 561 /* Address needed for some commands */
  57. #define IC_DAT 562 /* Read-only data register */
  58. #define DC_CST 568 /* Data cache control/status */
  59. #define DC_ADR 569 /* Address needed for some commands */
  60. #define DC_DAT 570 /* Read-only data register */
  61. /* Commands. Only the first few are available to the instruction cache.
  62. */
  63. #define IDC_ENABLE 0x02000000 /* Cache enable */
  64. #define IDC_DISABLE 0x04000000 /* Cache disable */
  65. #define IDC_LDLCK 0x06000000 /* Load and lock */
  66. #define IDC_UNLINE 0x08000000 /* Unlock line */
  67. #define IDC_UNALL 0x0a000000 /* Unlock all */
  68. #define IDC_INVALL 0x0c000000 /* Invalidate all */
  69. #define DC_FLINE 0x0e000000 /* Flush data cache line */
  70. #define DC_SFWT 0x01000000 /* Set forced writethrough mode */
  71. #define DC_CFWT 0x03000000 /* Clear forced writethrough mode */
  72. #define DC_SLES 0x05000000 /* Set little endian swap mode */
  73. #define DC_CLES 0x07000000 /* Clear little endian swap mode */
  74. /* Status.
  75. */
  76. #define IDC_ENABLED 0x80000000 /* Cache is enabled */
  77. #define IDC_CERR1 0x00200000 /* Cache error 1 */
  78. #define IDC_CERR2 0x00100000 /* Cache error 2 */
  79. #define IDC_CERR3 0x00080000 /* Cache error 3 */
  80. #define DC_DFWT 0x40000000 /* Data cache is forced write through */
  81. #define DC_LES 0x20000000 /* Caches are little endian mode */
  82. #endif /* CONFIG_8xx */
  83. #endif