immap_5445x.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * MCF5445x Internal Memory Map
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __IMMAP_5445X__
  26. #define __IMMAP_5445X__
  27. /* Module Base Addresses */
  28. #define MMAP_SCM1 0xFC000000
  29. #define MMAP_XBS 0xFC004000
  30. #define MMAP_FBCS 0xFC008000
  31. #define MMAP_FEC0 0xFC030000
  32. #define MMAP_FEC1 0xFC034000
  33. #define MMAP_RTC 0xFC03C000
  34. #define MMAP_SCM2 0xFC040000
  35. #define MMAP_EDMA 0xFC044000
  36. #define MMAP_INTC0 0xFC048000
  37. #define MMAP_INTC1 0xFC04C000
  38. #define MMAP_IACK 0xFC054000
  39. #define MMAP_I2C 0xFC058000
  40. #define MMAP_DSPI 0xFC05C000
  41. #define MMAP_UART0 0xFC060000
  42. #define MMAP_UART1 0xFC064000
  43. #define MMAP_UART2 0xFC068000
  44. #define MMAP_DTMR0 0xFC070000
  45. #define MMAP_DTMR1 0xFC074000
  46. #define MMAP_DTMR2 0xFC078000
  47. #define MMAP_DTMR3 0xFC07C000
  48. #define MMAP_PIT0 0xFC080000
  49. #define MMAP_PIT1 0xFC084000
  50. #define MMAP_PIT2 0xFC088000
  51. #define MMAP_PIT3 0xFC08C000
  52. #define MMAP_EPORT 0xFC094000
  53. #define MMAP_WTM 0xFC098000
  54. #define MMAP_SBF 0xFC0A0000
  55. #define MMAP_RCM 0xFC0A0000
  56. #define MMAP_CCM 0xFC0A0000
  57. #define MMAP_GPIO 0xFC0A4000
  58. #define MMAP_PCI 0xFC0A8000
  59. #define MMAP_PCIARB 0xFC0AC000
  60. #define MMAP_RNG 0xFC0B4000
  61. #define MMAP_SDRAM 0xFC0B8000
  62. #define MMAP_SSI 0xFC0BC000
  63. #define MMAP_PLL 0xFC0C4000
  64. #define MMAP_ATA 0x90000000
  65. #define MMAP_USBHW 0xFC0B0000
  66. #define MMAP_USBCAPS 0xFC0B0100
  67. #define MMAP_USBEHCI 0xFC0B0140
  68. #define MMAP_USBOTG 0xFC0B01A0
  69. #include <asm/coldfire/crossbar.h>
  70. #include <asm/coldfire/dspi.h>
  71. #include <asm/coldfire/edma.h>
  72. #include <asm/coldfire/flexbus.h>
  73. #include <asm/coldfire/ssi.h>
  74. /* ATA */
  75. typedef struct atac {
  76. /* PIO */
  77. u8 toff; /* 0x00 */
  78. u8 ton; /* 0x01 */
  79. u8 t1; /* 0x02 */
  80. u8 t2w; /* 0x03 */
  81. u8 t2r; /* 0x04 */
  82. u8 ta; /* 0x05 */
  83. u8 trd; /* 0x06 */
  84. u8 t4; /* 0x07 */
  85. u8 t9; /* 0x08 */
  86. /* DMA */
  87. u8 tm; /* 0x09 */
  88. u8 tn; /* 0x0A */
  89. u8 td; /* 0x0B */
  90. u8 tk; /* 0x0C */
  91. u8 tack; /* 0x0D */
  92. u8 tenv; /* 0x0E */
  93. u8 trp; /* 0x0F */
  94. u8 tzah; /* 0x10 */
  95. u8 tmli; /* 0x11 */
  96. u8 tdvh; /* 0x12 */
  97. u8 tdzfs; /* 0x13 */
  98. u8 tdvs; /* 0x14 */
  99. u8 tcvh; /* 0x15 */
  100. u8 tss; /* 0x16 */
  101. u8 tcyc; /* 0x17 */
  102. /* FIFO */
  103. u32 fifo32; /* 0x18 */
  104. u16 fifo16; /* 0x1C */
  105. u8 rsvd0[2];
  106. u8 ffill; /* 0x20 */
  107. u8 rsvd1[3];
  108. /* ATA */
  109. u8 cr; /* 0x24 */
  110. u8 rsvd2[3];
  111. u8 isr; /* 0x28 */
  112. u8 rsvd3[3];
  113. u8 ier; /* 0x2C */
  114. u8 rsvd4[3];
  115. u8 icr; /* 0x30 */
  116. u8 rsvd5[3];
  117. u8 falarm; /* 0x34 */
  118. u8 rsvd6[106];
  119. } atac_t;
  120. /* Interrupt Controller (INTC) */
  121. typedef struct int0_ctrl {
  122. u32 iprh0; /* 0x00 Pending Register High */
  123. u32 iprl0; /* 0x04 Pending Register Low */
  124. u32 imrh0; /* 0x08 Mask Register High */
  125. u32 imrl0; /* 0x0C Mask Register Low */
  126. u32 frch0; /* 0x10 Force Register High */
  127. u32 frcl0; /* 0x14 Force Register Low */
  128. u16 res1; /* 0x18 - 0x19 */
  129. u16 icfg0; /* 0x1A Configuration Register */
  130. u8 simr0; /* 0x1C Set Interrupt Mask */
  131. u8 cimr0; /* 0x1D Clear Interrupt Mask */
  132. u8 clmask0; /* 0x1E Current Level Mask */
  133. u8 slmask; /* 0x1F Saved Level Mask */
  134. u32 res2[8]; /* 0x20 - 0x3F */
  135. u8 icr0[64]; /* 0x40 - 0x7F Control registers */
  136. u32 res3[24]; /* 0x80 - 0xDF */
  137. u8 swiack0; /* 0xE0 Software Interrupt Acknowledge */
  138. u8 res4[3]; /* 0xE1 - 0xE3 */
  139. u8 Lniack0_1; /* 0xE4 Level n interrupt acknowledge resister */
  140. u8 res5[3]; /* 0xE5 - 0xE7 */
  141. u8 Lniack0_2; /* 0xE8 Level n interrupt acknowledge resister */
  142. u8 res6[3]; /* 0xE9 - 0xEB */
  143. u8 Lniack0_3; /* 0xEC Level n interrupt acknowledge resister */
  144. u8 res7[3]; /* 0xED - 0xEF */
  145. u8 Lniack0_4; /* 0xF0 Level n interrupt acknowledge resister */
  146. u8 res8[3]; /* 0xF1 - 0xF3 */
  147. u8 Lniack0_5; /* 0xF4 Level n interrupt acknowledge resister */
  148. u8 res9[3]; /* 0xF5 - 0xF7 */
  149. u8 Lniack0_6; /* 0xF8 Level n interrupt acknowledge resister */
  150. u8 resa[3]; /* 0xF9 - 0xFB */
  151. u8 Lniack0_7; /* 0xFC Level n interrupt acknowledge resister */
  152. u8 resb[3]; /* 0xFD - 0xFF */
  153. } int0_t;
  154. typedef struct int1_ctrl {
  155. /* Interrupt Controller 1 */
  156. u32 iprh1; /* 0x00 Pending Register High */
  157. u32 iprl1; /* 0x04 Pending Register Low */
  158. u32 imrh1; /* 0x08 Mask Register High */
  159. u32 imrl1; /* 0x0C Mask Register Low */
  160. u32 frch1; /* 0x10 Force Register High */
  161. u32 frcl1; /* 0x14 Force Register Low */
  162. u16 res1; /* 0x18 */
  163. u16 icfg1; /* 0x1A Configuration Register */
  164. u8 simr1; /* 0x1C Set Interrupt Mask */
  165. u8 cimr1; /* 0x1D Clear Interrupt Mask */
  166. u16 res2; /* 0x1E - 0x1F */
  167. u32 res3[8]; /* 0x20 - 0x3F */
  168. u8 icr1[64]; /* 0x40 - 0x7F */
  169. u32 res4[24]; /* 0x80 - 0xDF */
  170. u8 swiack1; /* 0xE0 Software Interrupt Acknowledge */
  171. u8 res5[3]; /* 0xE1 - 0xE3 */
  172. u8 Lniack1_1; /* 0xE4 Level n interrupt acknowledge resister */
  173. u8 res6[3]; /* 0xE5 - 0xE7 */
  174. u8 Lniack1_2; /* 0xE8 Level n interrupt acknowledge resister */
  175. u8 res7[3]; /* 0xE9 - 0xEB */
  176. u8 Lniack1_3; /* 0xEC Level n interrupt acknowledge resister */
  177. u8 res8[3]; /* 0xED - 0xEF */
  178. u8 Lniack1_4; /* 0xF0 Level n interrupt acknowledge resister */
  179. u8 res9[3]; /* 0xF1 - 0xF3 */
  180. u8 Lniack1_5; /* 0xF4 Level n interrupt acknowledge resister */
  181. u8 resa[3]; /* 0xF5 - 0xF7 */
  182. u8 Lniack1_6; /* 0xF8 Level n interrupt acknowledge resister */
  183. u8 resb[3]; /* 0xF9 - 0xFB */
  184. u8 Lniack1_7; /* 0xFC Level n interrupt acknowledge resister */
  185. u8 resc[3]; /* 0xFD - 0xFF */
  186. } int1_t;
  187. /* Global Interrupt Acknowledge (IACK) */
  188. typedef struct iack {
  189. u8 resv0[0xE0];
  190. u8 gswiack;
  191. u8 resv1[0x3];
  192. u8 gl1iack;
  193. u8 resv2[0x3];
  194. u8 gl2iack;
  195. u8 resv3[0x3];
  196. u8 gl3iack;
  197. u8 resv4[0x3];
  198. u8 gl4iack;
  199. u8 resv5[0x3];
  200. u8 gl5iack;
  201. u8 resv6[0x3];
  202. u8 gl6iack;
  203. u8 resv7[0x3];
  204. u8 gl7iack;
  205. } iack_t;
  206. /* Edge Port Module (EPORT) */
  207. typedef struct eport {
  208. u16 eppar;
  209. u8 epddr;
  210. u8 epier;
  211. u8 epdr;
  212. u8 eppdr;
  213. u8 epfr;
  214. } eport_t;
  215. /* Watchdog Timer Modules (WTM) */
  216. typedef struct wtm {
  217. u16 wcr;
  218. u16 wmr;
  219. u16 wcntr;
  220. u16 wsr;
  221. } wtm_t;
  222. /* Serial Boot Facility (SBF) */
  223. typedef struct sbf {
  224. u8 resv0[0x18];
  225. u16 sbfsr; /* Serial Boot Facility Status Register */
  226. u8 resv1[0x6];
  227. u16 sbfcr; /* Serial Boot Facility Control Register */
  228. } sbf_t;
  229. /* Reset Controller Module (RCM) */
  230. typedef struct rcm {
  231. u8 rcr;
  232. u8 rsr;
  233. } rcm_t;
  234. /* Chip Configuration Module (CCM) */
  235. typedef struct ccm {
  236. u8 ccm_resv0[0x4];
  237. u16 ccr; /* Chip Configuration Register (256 TEPBGA, Read-only) */
  238. u8 resv1[0x2];
  239. u16 rcon; /* Reset Configuration (256 TEPBGA, Read-only) */
  240. u16 cir; /* Chip Identification Register (Read-only) */
  241. u8 resv2[0x4];
  242. u16 misccr; /* Miscellaneous Control Register */
  243. u16 cdr; /* Clock Divider Register */
  244. u16 uocsr; /* USB On-the-Go Controller Status Register */
  245. } ccm_t;
  246. /* General Purpose I/O Module (GPIO) */
  247. typedef struct gpio {
  248. u8 podr_fec0h; /* FEC0 High Port Output Data Register */
  249. u8 podr_fec0l; /* FEC0 Low Port Output Data Register */
  250. u8 podr_ssi; /* SSI Port Output Data Register */
  251. u8 podr_fbctl; /* Flexbus Control Port Output Data Register */
  252. u8 podr_be; /* Flexbus Byte Enable Port Output Data Register */
  253. u8 podr_cs; /* Flexbus Chip-Select Port Output Data Register */
  254. u8 podr_dma; /* DMA Port Output Data Register */
  255. u8 podr_feci2c; /* FEC1 / I2C Port Output Data Register */
  256. u8 resv0[0x1];
  257. u8 podr_uart; /* UART Port Output Data Register */
  258. u8 podr_dspi; /* DSPI Port Output Data Register */
  259. u8 podr_timer; /* Timer Port Output Data Register */
  260. u8 podr_pci; /* PCI Port Output Data Register */
  261. u8 podr_usb; /* USB Port Output Data Register */
  262. u8 podr_atah; /* ATA High Port Output Data Register */
  263. u8 podr_atal; /* ATA Low Port Output Data Register */
  264. u8 podr_fec1h; /* FEC1 High Port Output Data Register */
  265. u8 podr_fec1l; /* FEC1 Low Port Output Data Register */
  266. u8 resv1[0x2];
  267. u8 podr_fbadh; /* Flexbus AD High Port Output Data Register */
  268. u8 podr_fbadmh; /* Flexbus AD Med-High Port Output Data Register */
  269. u8 podr_fbadml; /* Flexbus AD Med-Low Port Output Data Register */
  270. u8 podr_fbadl; /* Flexbus AD Low Port Output Data Register */
  271. u8 pddr_fec0h; /* FEC0 High Port Data Direction Register */
  272. u8 pddr_fec0l; /* FEC0 Low Port Data Direction Register */
  273. u8 pddr_ssi; /* SSI Port Data Direction Register */
  274. u8 pddr_fbctl; /* Flexbus Control Port Data Direction Register */
  275. u8 pddr_be; /* Flexbus Byte Enable Port Data Direction Register */
  276. u8 pddr_cs; /* Flexbus Chip-Select Port Data Direction Register */
  277. u8 pddr_dma; /* DMA Port Data Direction Register */
  278. u8 pddr_feci2c; /* FEC1 / I2C Port Data Direction Register */
  279. u8 resv2[0x1];
  280. u8 pddr_uart; /* UART Port Data Direction Register */
  281. u8 pddr_dspi; /* DSPI Port Data Direction Register */
  282. u8 pddr_timer; /* Timer Port Data Direction Register */
  283. u8 pddr_pci; /* PCI Port Data Direction Register */
  284. u8 pddr_usb; /* USB Port Data Direction Register */
  285. u8 pddr_atah; /* ATA High Port Data Direction Register */
  286. u8 pddr_atal; /* ATA Low Port Data Direction Register */
  287. u8 pddr_fec1h; /* FEC1 High Port Data Direction Register */
  288. u8 pddr_fec1l; /* FEC1 Low Port Data Direction Register */
  289. u8 resv3[0x2];
  290. u8 pddr_fbadh; /* Flexbus AD High Port Data Direction Register */
  291. u8 pddr_fbadmh; /* Flexbus AD Med-High Port Data Direction Register */
  292. u8 pddr_fbadml; /* Flexbus AD Med-Low Port Data Direction Register */
  293. u8 pddr_fbadl; /* Flexbus AD Low Port Data Direction Register */
  294. u8 ppdsdr_fec0h; /* FEC0 High Port Pin Data/Set Data Register */
  295. u8 ppdsdr_fec0l; /* FEC0 Low Port Clear Output Data Register */
  296. u8 ppdsdr_ssi; /* SSI Port Pin Data/Set Data Register */
  297. u8 ppdsdr_fbctl; /* Flexbus Control Port Pin Data/Set Data Register */
  298. u8 ppdsdr_be; /* Flexbus Byte Enable Port Pin Data/Set Data Register */
  299. u8 ppdsdr_cs; /* Flexbus Chip-Select Port Pin Data/Set Data Register */
  300. u8 ppdsdr_dma; /* DMA Port Pin Data/Set Data Register */
  301. u8 ppdsdr_feci2c; /* FEC1 / I2C Port Pin Data/Set Data Register */
  302. u8 resv4[0x1];
  303. u8 ppdsdr_uart; /* UART Port Pin Data/Set Data Register */
  304. u8 ppdsdr_dspi; /* DSPI Port Pin Data/Set Data Register */
  305. u8 ppdsdr_timer; /* FTimer Port Pin Data/Set Data Register */
  306. u8 ppdsdr_pci; /* PCI Port Pin Data/Set Data Register */
  307. u8 ppdsdr_usb; /* USB Port Pin Data/Set Data Register */
  308. u8 ppdsdr_atah; /* ATA High Port Pin Data/Set Data Register */
  309. u8 ppdsdr_atal; /* ATA Low Port Pin Data/Set Data Register */
  310. u8 ppdsdr_fec1h; /* FEC1 High Port Pin Data/Set Data Register */
  311. u8 ppdsdr_fec1l; /* FEC1 Low Port Pin Data/Set Data Register */
  312. u8 resv5[0x2];
  313. u8 ppdsdr_fbadh; /* Flexbus AD High Port Pin Data/Set Data Register */
  314. u8 ppdsdr_fbadmh; /* Flexbus AD Med-High Port Pin Data/Set Data Register */
  315. u8 ppdsdr_fbadml; /* Flexbus AD Med-Low Port Pin Data/Set Data Register */
  316. u8 ppdsdr_fbadl; /* Flexbus AD Low Port Pin Data/Set Data Register */
  317. u8 pclrr_fec0h; /* FEC0 High Port Clear Output Data Register */
  318. u8 pclrr_fec0l; /* FEC0 Low Port Pin Data/Set Data Register */
  319. u8 pclrr_ssi; /* SSI Port Clear Output Data Register */
  320. u8 pclrr_fbctl; /* Flexbus Control Port Clear Output Data Register */
  321. u8 pclrr_be; /* Flexbus Byte Enable Port Clear Output Data Register */
  322. u8 pclrr_cs; /* Flexbus Chip-Select Port Clear Output Data Register */
  323. u8 pclrr_dma; /* DMA Port Clear Output Data Register */
  324. u8 pclrr_feci2c; /* FEC1 / I2C Port Clear Output Data Register */
  325. u8 resv6[0x1];
  326. u8 pclrr_uart; /* UART Port Clear Output Data Register */
  327. u8 pclrr_dspi; /* DSPI Port Clear Output Data Register */
  328. u8 pclrr_timer; /* Timer Port Clear Output Data Register */
  329. u8 pclrr_pci; /* PCI Port Clear Output Data Register */
  330. u8 pclrr_usb; /* USB Port Clear Output Data Register */
  331. u8 pclrr_atah; /* ATA High Port Clear Output Data Register */
  332. u8 pclrr_atal; /* ATA Low Port Clear Output Data Register */
  333. u8 pclrr_fec1h; /* FEC1 High Port Clear Output Data Register */
  334. u8 pclrr_fec1l; /* FEC1 Low Port Clear Output Data Register */
  335. u8 resv7[0x2];
  336. u8 pclrr_fbadh; /* Flexbus AD High Port Clear Output Data Register */
  337. u8 pclrr_fbadmh; /* Flexbus AD Med-High Port Clear Output Data Register */
  338. u8 pclrr_fbadml; /* Flexbus AD Med-Low Port Clear Output Data Register */
  339. u8 pclrr_fbadl; /* Flexbus AD Low Port Clear Output Data Register */
  340. u8 par_fec; /* FEC Pin Assignment Register */
  341. u8 par_dma; /* DMA Pin Assignment Register */
  342. u8 par_fbctl; /* Flexbus Control Pin Assignment Register */
  343. u8 par_dspi; /* DSPI Pin Assignment Register */
  344. u8 par_be; /* Flexbus Byte-Enable Pin Assignment Register */
  345. u8 par_cs; /* Flexbus Chip-Select Pin Assignment Register */
  346. u8 par_timer; /* Time Pin Assignment Register */
  347. u8 par_usb; /* USB Pin Assignment Register */
  348. u8 resv8[0x1];
  349. u8 par_uart; /* UART Pin Assignment Register */
  350. u16 par_feci2c; /* FEC / I2C Pin Assignment Register */
  351. u16 par_ssi; /* SSI Pin Assignment Register */
  352. u16 par_ata; /* ATA Pin Assignment Register */
  353. u8 par_irq; /* IRQ Pin Assignment Register */
  354. u8 resv9[0x1];
  355. u16 par_pci; /* PCI Pin Assignment Register */
  356. u8 mscr_sdram; /* SDRAM Mode Select Control Register */
  357. u8 mscr_pci; /* PCI Mode Select Control Register */
  358. u8 resv10[0x2];
  359. u8 dscr_i2c; /* I2C Drive Strength Control Register */
  360. u8 dscr_flexbus; /* FLEXBUS Drive Strength Control Register */
  361. u8 dscr_fec; /* FEC Drive Strength Control Register */
  362. u8 dscr_uart; /* UART Drive Strength Control Register */
  363. u8 dscr_dspi; /* DSPI Drive Strength Control Register */
  364. u8 dscr_timer; /* TIMER Drive Strength Control Register */
  365. u8 dscr_ssi; /* SSI Drive Strength Control Register */
  366. u8 dscr_dma; /* DMA Drive Strength Control Register */
  367. u8 dscr_debug; /* DEBUG Drive Strength Control Register */
  368. u8 dscr_reset; /* RESET Drive Strength Control Register */
  369. u8 dscr_irq; /* IRQ Drive Strength Control Register */
  370. u8 dscr_usb; /* USB Drive Strength Control Register */
  371. u8 dscr_ata; /* ATA Drive Strength Control Register */
  372. } gpio_t;
  373. /* Random Number Generator (RNG) */
  374. typedef struct rng {
  375. u32 rngcr;
  376. u32 rngsr;
  377. u32 rnger;
  378. u32 rngout;
  379. } rng_t;
  380. /* SDRAM Controller (SDRAMC) */
  381. typedef struct sdramc {
  382. u32 sdmr; /* SDRAM Mode/Extended Mode Register */
  383. u32 sdcr; /* SDRAM Control Register */
  384. u32 sdcfg1; /* SDRAM Configuration Register 1 */
  385. u32 sdcfg2; /* SDRAM Chip Select Register */
  386. u8 resv0[0x100];
  387. u32 sdcs0; /* SDRAM Mode/Extended Mode Register */
  388. u32 sdcs1; /* SDRAM Mode/Extended Mode Register */
  389. } sdramc_t;
  390. /* Phase Locked Loop (PLL) */
  391. typedef struct pll {
  392. u32 pcr; /* PLL Control Register */
  393. u32 psr; /* PLL Status Register */
  394. } pll_t;
  395. typedef struct pci {
  396. u32 idr; /* 0x00 Device Id / Vendor Id Register */
  397. u32 scr; /* 0x04 Status / command Register */
  398. u32 ccrir; /* 0x08 Class Code / Revision Id Register */
  399. u32 cr1; /* 0x0c Configuration 1 Register */
  400. u32 bar0; /* 0x10 Base address register 0 Register */
  401. u32 bar1; /* 0x14 Base address register 1 Register */
  402. u32 bar2; /* 0x18 Base address register 2 Register */
  403. u32 bar3; /* 0x1c Base address register 3 Register */
  404. u32 bar4; /* 0x20 Base address register 4 Register */
  405. u32 bar5; /* 0x24 Base address register 5 Register */
  406. u32 ccpr; /* 0x28 Cardbus CIS Pointer Register */
  407. u32 sid; /* 0x2c Subsystem ID / Subsystem Vendor ID Register */
  408. u32 erbar; /* 0x30 Expansion ROM Base Address Register */
  409. u32 cpr; /* 0x34 Capabilities Pointer Register */
  410. u32 rsvd1; /* 0x38 */
  411. u32 cr2; /* 0x3c Configuration Register 2 */
  412. u32 rsvd2[8]; /* 0x40 - 0x5f */
  413. /* General control / status registers */
  414. u32 gscr; /* 0x60 Global Status / Control Register */
  415. u32 tbatr0a; /* 0x64 Target Base Address Translation Register 0 */
  416. u32 tbatr1a; /* 0x68 Target Base Address Translation Register 1 */
  417. u32 tcr1; /* 0x6c Target Control 1 Register */
  418. u32 iw0btar; /* 0x70 Initiator Window 0 Base/Translation addr */
  419. u32 iw1btar; /* 0x74 Initiator Window 1 Base/Translation addr */
  420. u32 iw2btar; /* 0x78 Initiator Window 2 Base/Translation addr */
  421. u32 rsvd3; /* 0x7c */
  422. u32 iwcr; /* 0x80 Initiator Window Configuration Register */
  423. u32 icr; /* 0x84 Initiator Control Register */
  424. u32 isr; /* 0x88 Initiator Status Register */
  425. u32 tcr2; /* 0x8c Target Control 2 Register */
  426. u32 tbatr0; /* 0x90 Target Base Address Translation Register 0 */
  427. u32 tbatr1; /* 0x94 Target Base Address Translation Register 1 */
  428. u32 tbatr2; /* 0x98 Target Base Address Translation Register 2 */
  429. u32 tbatr3; /* 0x9c Target Base Address Translation Register 3 */
  430. u32 tbatr4; /* 0xa0 Target Base Address Translation Register 4 */
  431. u32 tbatr5; /* 0xa4 Target Base Address Translation Register 5 */
  432. u32 intr; /* 0xa8 Interrupt Register */
  433. u32 rsvd4[19]; /* 0xac - 0xf7 */
  434. u32 car; /* 0xf8 Configuration Address Register */
  435. } pci_t;
  436. typedef struct pci_arbiter {
  437. /* Pci Arbiter Registers */
  438. union {
  439. u32 acr; /* Arbiter Control Register */
  440. u32 asr; /* Arbiter Status Register */
  441. };
  442. } pciarb_t;
  443. /* Register read/write struct */
  444. typedef struct scm1 {
  445. u32 mpr; /* 0x00 Master Privilege Register */
  446. u32 rsvd1[7];
  447. u32 pacra; /* 0x20 Peripheral Access Control Register A */
  448. u32 pacrb; /* 0x24 Peripheral Access Control Register B */
  449. u32 pacrc; /* 0x28 Peripheral Access Control Register C */
  450. u32 pacrd; /* 0x2C Peripheral Access Control Register D */
  451. u32 rsvd2[4];
  452. u32 pacre; /* 0x40 Peripheral Access Control Register E */
  453. u32 pacrf; /* 0x44 Peripheral Access Control Register F */
  454. u32 pacrg; /* 0x48 Peripheral Access Control Register G */
  455. } scm1_t;
  456. typedef struct scm2 {
  457. u8 rsvd1[19]; /* 0x00 - 0x12 */
  458. u8 wcr; /* 0x13 */
  459. u16 rsvd2; /* 0x14 - 0x15 */
  460. u16 cwcr; /* 0x16 */
  461. u8 rsvd3[3]; /* 0x18 - 0x1A */
  462. u8 cwsr; /* 0x1B */
  463. u8 rsvd4[3]; /* 0x1C - 0x1E */
  464. u8 scmisr; /* 0x1F */
  465. u32 rsvd5; /* 0x20 - 0x23 */
  466. u8 bcr; /* 0x24 */
  467. u8 rsvd6[74]; /* 0x25 - 0x6F */
  468. u32 cfadr; /* 0x70 */
  469. u8 rsvd7; /* 0x74 */
  470. u8 cfier; /* 0x75 */
  471. u8 cfloc; /* 0x76 */
  472. u8 cfatr; /* 0x77 */
  473. u32 rsvd8; /* 0x78 - 0x7B */
  474. u32 cfdtr; /* 0x7C */
  475. } scm2_t;
  476. typedef struct rtcex {
  477. u32 rsvd1[3];
  478. u32 gocu;
  479. u32 gocl;
  480. } rtcex_t;
  481. #endif /* __IMMAP_5445X__ */