pci.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2007
  3. *
  4. * Author: Scott Wood <scottwood@freescale.com>,
  5. * with some bits from older board-specific PCI initialization.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <pci.h>
  27. #if defined(CONFIG_OF_LIBFDT)
  28. #include <libfdt.h>
  29. #include <fdt_support.h>
  30. #endif
  31. #include <asm/mpc8349_pci.h>
  32. #ifdef CONFIG_83XX_GENERIC_PCI
  33. #define MAX_BUSES 2
  34. DECLARE_GLOBAL_DATA_PTR;
  35. static struct pci_controller pci_hose[MAX_BUSES];
  36. static int pci_num_buses;
  37. static void pci_init_bus(int bus, struct pci_region *reg)
  38. {
  39. volatile immap_t *immr = (volatile immap_t *)CFG_IMMR;
  40. volatile pot83xx_t *pot = immr->ios.pot;
  41. volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[bus];
  42. struct pci_controller *hose = &pci_hose[bus];
  43. u32 dev;
  44. u16 reg16;
  45. int i;
  46. if (bus == 1)
  47. pot += 3;
  48. /* Setup outbound translation windows */
  49. for (i = 0; i < 3; i++, reg++, pot++) {
  50. if (reg->size == 0)
  51. break;
  52. hose->regions[i] = *reg;
  53. hose->region_count++;
  54. pot->potar = reg->bus_start >> 12;
  55. pot->pobar = reg->phys_start >> 12;
  56. pot->pocmr = ~(reg->size - 1) >> 12;
  57. if (reg->flags & PCI_REGION_IO)
  58. pot->pocmr |= POCMR_IO;
  59. #ifdef CONFIG_83XX_PCI_STREAMING
  60. else if (reg->flags & PCI_REGION_PREFETCH)
  61. pot->pocmr |= POCMR_SE;
  62. #endif
  63. if (bus == 1)
  64. pot->pocmr |= POCMR_DST;
  65. pot->pocmr |= POCMR_EN;
  66. }
  67. /* Point inbound translation at RAM */
  68. pci_ctrl->pitar1 = 0;
  69. pci_ctrl->pibar1 = 0;
  70. pci_ctrl->piebar1 = 0;
  71. pci_ctrl->piwar1 = PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP |
  72. PIWAR_WTT_SNOOP | (__ilog2(gd->ram_size) - 1);
  73. i = hose->region_count++;
  74. hose->regions[i].bus_start = 0;
  75. hose->regions[i].phys_start = 0;
  76. hose->regions[i].size = gd->ram_size;
  77. hose->regions[i].flags = PCI_REGION_MEM | PCI_REGION_MEMORY;
  78. hose->first_busno = 0;
  79. hose->last_busno = 0xff;
  80. pci_setup_indirect(hose, CFG_IMMR + 0x8300 + bus * 0x80,
  81. CFG_IMMR + 0x8304 + bus * 0x80);
  82. pci_register_hose(hose);
  83. /*
  84. * Write to Command register
  85. */
  86. reg16 = 0xff;
  87. dev = PCI_BDF(hose->first_busno, 0, 0);
  88. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  89. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  90. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  91. /*
  92. * Clear non-reserved bits in status register.
  93. */
  94. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  95. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  96. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  97. #ifdef CONFIG_PCI_SCAN_SHOW
  98. printf("PCI: Bus Dev VenId DevId Class Int\n");
  99. #endif
  100. /*
  101. * Hose scan.
  102. */
  103. hose->last_busno = pci_hose_scan(hose);
  104. }
  105. /*
  106. * The caller must have already set OCCR, and the PCI_LAW BARs
  107. * must have been set to cover all of the requested regions.
  108. *
  109. * If fewer than three regions are requested, then the region
  110. * list is terminated with a region of size 0.
  111. */
  112. void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot)
  113. {
  114. volatile immap_t *immr = (volatile immap_t *)CFG_IMMR;
  115. int i;
  116. if (num_buses > MAX_BUSES) {
  117. printf("%d PCI buses requsted, %d supported\n",
  118. num_buses, MAX_BUSES);
  119. num_buses = MAX_BUSES;
  120. }
  121. pci_num_buses = num_buses;
  122. /*
  123. * Release PCI RST Output signal.
  124. * Power on to RST high must be at least 100 ms as per PCI spec.
  125. * On warm boots only 1 ms is required.
  126. */
  127. udelay(warmboot ? 1000 : 100000);
  128. for (i = 0; i < num_buses; i++)
  129. immr->pci_ctrl[i].gcr = 1;
  130. /*
  131. * RST high to first config access must be at least 2^25 cycles
  132. * as per PCI spec. This could be cut in half if we know we're
  133. * running at 66MHz. This could be insufficiently long if we're
  134. * running the PCI bus at significantly less than 33MHz.
  135. */
  136. udelay(1020000);
  137. for (i = 0; i < num_buses; i++)
  138. pci_init_bus(i, reg[i]);
  139. }
  140. #if defined(CONFIG_OF_LIBFDT)
  141. void ft_pci_setup(void *blob, bd_t *bd)
  142. {
  143. int nodeoffset;
  144. int tmp[2];
  145. const char *path;
  146. if (pci_num_buses < 1)
  147. return;
  148. nodeoffset = fdt_path_offset(blob, "/aliases");
  149. if (nodeoffset >= 0) {
  150. path = fdt_getprop(blob, nodeoffset, "pci0", NULL);
  151. if (path) {
  152. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  153. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  154. do_fixup_by_path(blob, path, "bus-range",
  155. &tmp, sizeof(tmp), 1);
  156. tmp[0] = cpu_to_be32(gd->pci_clk);
  157. do_fixup_by_path(blob, path, "clock-frequency",
  158. &tmp, sizeof(tmp[0]), 1);
  159. }
  160. if (pci_num_buses < 2)
  161. return;
  162. path = fdt_getprop(blob, nodeoffset, "pci1", NULL);
  163. if (path) {
  164. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  165. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  166. do_fixup_by_path(blob, path, "bus-range",
  167. &tmp, sizeof(tmp), 1);
  168. tmp[0] = cpu_to_be32(gd->pci_clk);
  169. do_fixup_by_path(blob, path, "clock-frequency",
  170. &tmp, sizeof(tmp[0]), 1);
  171. }
  172. }
  173. }
  174. #endif /* CONFIG_OF_LIBFDT */
  175. #endif /* CONFIG_83XX_GENERIC_PCI */