interrupts.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <clps7111.h>
  30. #include <asm/proc-armv/ptrace.h>
  31. #include <asm/hardware.h>
  32. #ifndef CONFIG_NETARM
  33. /* we always count down the max. */
  34. #define TIMER_LOAD_VAL 0xffff
  35. /* macro to read the 16 bit timer */
  36. #define READ_TIMER (IO_TC1D & 0xffff)
  37. #ifdef CONFIG_LPC2292
  38. #undef READ_TIMER
  39. #define READ_TIMER (0xFFFFFFFF - GET32(T0TC))
  40. #endif
  41. #else
  42. #define IRQEN (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_INTR_ENABLE))
  43. #define TM2CTRL (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_CONTROL))
  44. #define TM2STAT (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_STATUS))
  45. #define TIMER_LOAD_VAL NETARM_GEN_TSTAT_CTC_MASK
  46. #define READ_TIMER (TM2STAT & NETARM_GEN_TSTAT_CTC_MASK)
  47. #endif
  48. #ifdef CONFIG_S3C4510B
  49. /* require interrupts for the S3C4510B */
  50. # ifndef CONFIG_USE_IRQ
  51. # error CONFIG_USE_IRQ _must_ be defined when using CONFIG_S3C4510B
  52. # else
  53. static struct _irq_handler IRQ_HANDLER[N_IRQS];
  54. # endif
  55. #endif /* CONFIG_S3C4510B */
  56. #ifdef CONFIG_USE_IRQ
  57. /* enable IRQ/FIQ interrupts */
  58. void enable_interrupts (void)
  59. {
  60. unsigned long temp;
  61. __asm__ __volatile__("mrs %0, cpsr\n"
  62. "bic %0, %0, #0x80\n"
  63. "msr cpsr_c, %0"
  64. : "=r" (temp)
  65. :
  66. : "memory");
  67. }
  68. /*
  69. * disable IRQ/FIQ interrupts
  70. * returns true if interrupts had been enabled before we disabled them
  71. */
  72. int disable_interrupts (void)
  73. {
  74. unsigned long old,temp;
  75. __asm__ __volatile__("mrs %0, cpsr\n"
  76. "orr %1, %0, #0x80\n"
  77. "msr cpsr_c, %1"
  78. : "=r" (old), "=r" (temp)
  79. :
  80. : "memory");
  81. return (old & 0x80) == 0;
  82. }
  83. #else /* CONFIG_USE_IRQ */
  84. void enable_interrupts (void)
  85. {
  86. return;
  87. }
  88. int disable_interrupts (void)
  89. {
  90. return 0;
  91. }
  92. #endif
  93. void bad_mode (void)
  94. {
  95. panic ("Resetting CPU ...\n");
  96. reset_cpu (0);
  97. }
  98. void show_regs (struct pt_regs *regs)
  99. {
  100. unsigned long flags;
  101. const char *processor_modes[] =
  102. { "USER_26", "FIQ_26", "IRQ_26", "SVC_26", "UK4_26", "UK5_26",
  103. "UK6_26", "UK7_26",
  104. "UK8_26", "UK9_26", "UK10_26", "UK11_26", "UK12_26", "UK13_26",
  105. "UK14_26", "UK15_26",
  106. "USER_32", "FIQ_32", "IRQ_32", "SVC_32", "UK4_32", "UK5_32",
  107. "UK6_32", "ABT_32",
  108. "UK8_32", "UK9_32", "UK10_32", "UND_32", "UK12_32", "UK13_32",
  109. "UK14_32", "SYS_32"
  110. };
  111. flags = condition_codes (regs);
  112. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  113. "sp : %08lx ip : %08lx fp : %08lx\n",
  114. instruction_pointer (regs),
  115. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  116. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  117. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  118. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  119. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  120. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  121. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  122. printf ("Flags: %c%c%c%c",
  123. flags & CC_N_BIT ? 'N' : 'n',
  124. flags & CC_Z_BIT ? 'Z' : 'z',
  125. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  126. printf (" IRQs %s FIQs %s Mode %s%s\n",
  127. interrupts_enabled (regs) ? "on" : "off",
  128. fast_interrupts_enabled (regs) ? "on" : "off",
  129. processor_modes[processor_mode (regs)],
  130. thumb_mode (regs) ? " (T)" : "");
  131. }
  132. void do_undefined_instruction (struct pt_regs *pt_regs)
  133. {
  134. printf ("undefined instruction\n");
  135. show_regs (pt_regs);
  136. bad_mode ();
  137. }
  138. void do_software_interrupt (struct pt_regs *pt_regs)
  139. {
  140. printf ("software interrupt\n");
  141. show_regs (pt_regs);
  142. bad_mode ();
  143. }
  144. void do_prefetch_abort (struct pt_regs *pt_regs)
  145. {
  146. printf ("prefetch abort\n");
  147. show_regs (pt_regs);
  148. bad_mode ();
  149. }
  150. void do_data_abort (struct pt_regs *pt_regs)
  151. {
  152. printf ("data abort\n");
  153. show_regs (pt_regs);
  154. bad_mode ();
  155. }
  156. void do_not_used (struct pt_regs *pt_regs)
  157. {
  158. printf ("not used\n");
  159. show_regs (pt_regs);
  160. bad_mode ();
  161. }
  162. void do_fiq (struct pt_regs *pt_regs)
  163. {
  164. printf ("fast interrupt request\n");
  165. show_regs (pt_regs);
  166. bad_mode ();
  167. }
  168. void do_irq (struct pt_regs *pt_regs)
  169. {
  170. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM) || defined(CONFIG_ARMADILLO)
  171. printf ("interrupt request\n");
  172. show_regs (pt_regs);
  173. bad_mode ();
  174. #elif defined(CONFIG_S3C4510B)
  175. unsigned int pending;
  176. while ( (pending = GET_REG( REG_INTOFFSET)) != 0x54) { /* sentinal value for no pending interrutps */
  177. IRQ_HANDLER[pending>>2].m_func( IRQ_HANDLER[pending>>2].m_data);
  178. /* clear pending interrupt */
  179. PUT_REG( REG_INTPEND, (1<<(pending>>2)));
  180. }
  181. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  182. /* No do_irq() for IntegratorAP/CM720T as yet */
  183. #elif defined(CONFIG_LPC2292)
  184. void (*pfnct)(void);
  185. pfnct = (void (*)(void))VICVectAddr;
  186. (*pfnct)();
  187. #else
  188. #error do_irq() not defined for this CPU type
  189. #endif
  190. }
  191. #ifdef CONFIG_S3C4510B
  192. static void default_isr( void *data) {
  193. printf ("default_isr(): called for IRQ %d\n", (int)data);
  194. }
  195. static void timer_isr( void *data) {
  196. unsigned int *pTime = (unsigned int *)data;
  197. (*pTime)++;
  198. if ( !(*pTime % (CFG_HZ/4))) {
  199. /* toggle LED 0 */
  200. PUT_REG( REG_IOPDATA, GET_REG(REG_IOPDATA) ^ 0x1);
  201. }
  202. }
  203. #endif
  204. #if defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  205. /* Use IntegratorAP routines in board/integratorap.c */
  206. #else
  207. static ulong timestamp;
  208. static ulong lastdec;
  209. int interrupt_init (void)
  210. {
  211. #if defined(CONFIG_NETARM)
  212. /* disable all interrupts */
  213. IRQEN = 0;
  214. /* operate timer 2 in non-prescale mode */
  215. TM2CTRL = ( NETARM_GEN_TIMER_SET_HZ(CFG_HZ) |
  216. NETARM_GEN_TCTL_ENABLE |
  217. NETARM_GEN_TCTL_INIT_COUNT(TIMER_LOAD_VAL));
  218. /* set timer 2 counter */
  219. lastdec = TIMER_LOAD_VAL;
  220. #elif defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  221. /* disable all interrupts */
  222. IO_INTMR1 = 0;
  223. /* operate timer 1 in prescale mode */
  224. IO_SYSCON1 |= SYSCON1_TC1M;
  225. /* select 2kHz clock source for timer 1 */
  226. IO_SYSCON1 &= ~SYSCON1_TC1S;
  227. /* set timer 1 counter */
  228. lastdec = IO_TC1D = TIMER_LOAD_VAL;
  229. #elif defined(CONFIG_S3C4510B)
  230. int i;
  231. /* install default interrupt handlers */
  232. for ( i = 0; i < N_IRQS; i++) {
  233. IRQ_HANDLER[i].m_data = (void *)i;
  234. IRQ_HANDLER[i].m_func = default_isr;
  235. }
  236. /* configure interrupts for IRQ mode */
  237. PUT_REG( REG_INTMODE, 0x0);
  238. /* clear any pending interrupts */
  239. PUT_REG( REG_INTPEND, 0x1FFFFF);
  240. lastdec = 0;
  241. /* install interrupt handler for timer */
  242. IRQ_HANDLER[INT_TIMER0].m_data = (void *)&timestamp;
  243. IRQ_HANDLER[INT_TIMER0].m_func = timer_isr;
  244. /* configure free running timer 0 */
  245. PUT_REG( REG_TMOD, 0x0);
  246. /* Stop timer 0 */
  247. CLR_REG( REG_TMOD, TM0_RUN);
  248. /* Configure for interval mode */
  249. CLR_REG( REG_TMOD, TM1_TOGGLE);
  250. /*
  251. * Load Timer data register with count down value.
  252. * count_down_val = CFG_SYS_CLK_FREQ/CFG_HZ
  253. */
  254. PUT_REG( REG_TDATA0, (CFG_SYS_CLK_FREQ / CFG_HZ));
  255. /*
  256. * Enable global interrupt
  257. * Enable timer0 interrupt
  258. */
  259. CLR_REG( REG_INTMASK, ((1<<INT_GLOBAL) | (1<<INT_TIMER0)));
  260. /* Start timer */
  261. SET_REG( REG_TMOD, TM0_RUN);
  262. #elif defined(CONFIG_LPC2292)
  263. PUT32(T0IR, 0); /* disable all timer0 interrupts */
  264. PUT32(T0TCR, 0); /* disable timer0 */
  265. PUT32(T0PR, CFG_SYS_CLK_FREQ / CFG_HZ);
  266. PUT32(T0MCR, 0);
  267. PUT32(T0TC, 0);
  268. PUT32(T0TCR, 1); /* enable timer0 */
  269. #else
  270. #error No interrupt_init() defined for this CPU type
  271. #endif
  272. timestamp = 0;
  273. return (0);
  274. }
  275. #endif /* ! IntegratorAP */
  276. /*
  277. * timer without interrupts
  278. */
  279. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM) || defined(CONFIG_ARMADILLO) || defined(CONFIG_LPC2292)
  280. void reset_timer (void)
  281. {
  282. reset_timer_masked ();
  283. }
  284. ulong get_timer (ulong base)
  285. {
  286. return get_timer_masked () - base;
  287. }
  288. void set_timer (ulong t)
  289. {
  290. timestamp = t;
  291. }
  292. void udelay (unsigned long usec)
  293. {
  294. ulong tmo;
  295. tmo = usec / 1000;
  296. tmo *= CFG_HZ;
  297. tmo /= 1000;
  298. tmo += get_timer (0);
  299. while (get_timer_masked () < tmo)
  300. #ifdef CONFIG_LPC2292
  301. /* GJ - not sure whether this is really needed or a misunderstanding */
  302. __asm__ __volatile__(" nop");
  303. #else
  304. /*NOP*/;
  305. #endif
  306. }
  307. void reset_timer_masked (void)
  308. {
  309. /* reset time */
  310. lastdec = READ_TIMER;
  311. timestamp = 0;
  312. }
  313. ulong get_timer_masked (void)
  314. {
  315. ulong now = READ_TIMER;
  316. if (lastdec >= now) {
  317. /* normal mode */
  318. timestamp += lastdec - now;
  319. } else {
  320. /* we have an overflow ... */
  321. timestamp += lastdec + TIMER_LOAD_VAL - now;
  322. }
  323. lastdec = now;
  324. return timestamp;
  325. }
  326. void udelay_masked (unsigned long usec)
  327. {
  328. ulong tmo;
  329. ulong endtime;
  330. signed long diff;
  331. if (usec >= 1000) {
  332. tmo = usec / 1000;
  333. tmo *= CFG_HZ;
  334. tmo /= 1000;
  335. } else {
  336. tmo = usec * CFG_HZ;
  337. tmo /= (1000*1000);
  338. }
  339. endtime = get_timer_masked () + tmo;
  340. do {
  341. ulong now = get_timer_masked ();
  342. diff = endtime - now;
  343. } while (diff >= 0);
  344. }
  345. #elif defined(CONFIG_S3C4510B)
  346. ulong get_timer (ulong base)
  347. {
  348. return timestamp - base;
  349. }
  350. void udelay (unsigned long usec)
  351. {
  352. u32 ticks;
  353. ticks = (usec * CFG_HZ) / 1000000;
  354. ticks += get_timer (0);
  355. while (get_timer (0) < ticks)
  356. /*NOP*/;
  357. }
  358. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  359. /* No timer routines for IntegratorAP/CM720T as yet */
  360. #else
  361. #error Timer routines not defined for this CPU type
  362. #endif