icecube.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <libfdt.h>
  31. #if defined(CONFIG_LITE5200B)
  32. #include "mt46v32m16.h"
  33. #else
  34. # if defined(CONFIG_MPC5200_DDR)
  35. # include "mt46v16m16-75.h"
  36. # else
  37. #include "mt48lc16m16a2-75.h"
  38. # endif
  39. #endif
  40. #ifdef CONFIG_LITE5200B_PM
  41. /* u-boot part of low-power mode implementation */
  42. #define SAVED_ADDR (*(void **)0x00000000)
  43. #define PSC2_4 0x02
  44. void lite5200b_wakeup(void)
  45. {
  46. unsigned char wakeup_pin;
  47. void (*linux_wakeup)(void);
  48. /* check PSC2_4, if it's down "QT" is signaling we have a wakeup
  49. * from low power mode */
  50. *(vu_char *)MPC5XXX_WU_GPIO_ENABLE = PSC2_4;
  51. __asm__ volatile ("sync");
  52. wakeup_pin = *(vu_char *)MPC5XXX_WU_GPIO_DATA_I;
  53. if (wakeup_pin & PSC2_4)
  54. return;
  55. /* acknowledge to "QT"
  56. * by holding pin at 1 for 10 uS */
  57. *(vu_char *)MPC5XXX_WU_GPIO_DIR = PSC2_4;
  58. __asm__ volatile ("sync");
  59. *(vu_char *)MPC5XXX_WU_GPIO_DATA_O = PSC2_4;
  60. __asm__ volatile ("sync");
  61. udelay(10);
  62. /* put ram out of self-refresh */
  63. *(vu_long *)MPC5XXX_SDRAM_CTRL |= 0x80000000; /* mode_en */
  64. __asm__ volatile ("sync");
  65. *(vu_long *)MPC5XXX_SDRAM_CTRL |= 0x50000000; /* cke ref_en */
  66. __asm__ volatile ("sync");
  67. *(vu_long *)MPC5XXX_SDRAM_CTRL &= ~0x80000000; /* !mode_en */
  68. __asm__ volatile ("sync");
  69. udelay(10); /* wait a bit */
  70. /* jump back to linux kernel code */
  71. linux_wakeup = SAVED_ADDR;
  72. printf("\n\nLooks like we just woke, transferring control to 0x%08lx\n",
  73. linux_wakeup);
  74. linux_wakeup();
  75. }
  76. #else
  77. #define lite5200b_wakeup()
  78. #endif
  79. #ifndef CFG_RAMBOOT
  80. static void sdram_start (int hi_addr)
  81. {
  82. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  83. /* unlock mode register */
  84. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  85. __asm__ volatile ("sync");
  86. /* precharge all banks */
  87. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  88. __asm__ volatile ("sync");
  89. #if SDRAM_DDR
  90. /* set mode register: extended mode */
  91. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  92. __asm__ volatile ("sync");
  93. /* set mode register: reset DLL */
  94. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  95. __asm__ volatile ("sync");
  96. #endif
  97. /* precharge all banks */
  98. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  99. __asm__ volatile ("sync");
  100. /* auto refresh */
  101. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  102. __asm__ volatile ("sync");
  103. /* set mode register */
  104. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  105. __asm__ volatile ("sync");
  106. /* normal operation */
  107. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  108. __asm__ volatile ("sync");
  109. }
  110. #endif
  111. /*
  112. * ATTENTION: Although partially referenced initdram does NOT make real use
  113. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  114. * is something else than 0x00000000.
  115. */
  116. #if defined(CONFIG_MPC5200)
  117. long int initdram (int board_type)
  118. {
  119. ulong dramsize = 0;
  120. ulong dramsize2 = 0;
  121. uint svr, pvr;
  122. #ifndef CFG_RAMBOOT
  123. ulong test1, test2;
  124. /* setup SDRAM chip selects */
  125. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  126. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  127. __asm__ volatile ("sync");
  128. /* setup config registers */
  129. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  130. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  131. __asm__ volatile ("sync");
  132. #if SDRAM_DDR
  133. /* set tap delay */
  134. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  135. __asm__ volatile ("sync");
  136. #endif
  137. /* find RAM size using SDRAM CS0 only */
  138. sdram_start(0);
  139. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  140. sdram_start(1);
  141. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  142. if (test1 > test2) {
  143. sdram_start(0);
  144. dramsize = test1;
  145. } else {
  146. dramsize = test2;
  147. }
  148. /* memory smaller than 1MB is impossible */
  149. if (dramsize < (1 << 20)) {
  150. dramsize = 0;
  151. }
  152. /* set SDRAM CS0 size according to the amount of RAM found */
  153. if (dramsize > 0) {
  154. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  155. } else {
  156. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  157. }
  158. /* let SDRAM CS1 start right after CS0 */
  159. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  160. /* find RAM size using SDRAM CS1 only */
  161. if (!dramsize)
  162. sdram_start(0);
  163. test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  164. if (!dramsize) {
  165. sdram_start(1);
  166. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  167. }
  168. if (test1 > test2) {
  169. sdram_start(0);
  170. dramsize2 = test1;
  171. } else {
  172. dramsize2 = test2;
  173. }
  174. /* memory smaller than 1MB is impossible */
  175. if (dramsize2 < (1 << 20)) {
  176. dramsize2 = 0;
  177. }
  178. /* set SDRAM CS1 size according to the amount of RAM found */
  179. if (dramsize2 > 0) {
  180. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  181. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  182. } else {
  183. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  184. }
  185. #else /* CFG_RAMBOOT */
  186. /* retrieve size of memory connected to SDRAM CS0 */
  187. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  188. if (dramsize >= 0x13) {
  189. dramsize = (1 << (dramsize - 0x13)) << 20;
  190. } else {
  191. dramsize = 0;
  192. }
  193. /* retrieve size of memory connected to SDRAM CS1 */
  194. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  195. if (dramsize2 >= 0x13) {
  196. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  197. } else {
  198. dramsize2 = 0;
  199. }
  200. #endif /* CFG_RAMBOOT */
  201. /*
  202. * On MPC5200B we need to set the special configuration delay in the
  203. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  204. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  205. *
  206. * "The SDelay should be written to a value of 0x00000004. It is
  207. * required to account for changes caused by normal wafer processing
  208. * parameters."
  209. */
  210. svr = get_svr();
  211. pvr = get_pvr();
  212. if ((SVR_MJREV(svr) >= 2) &&
  213. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  214. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  215. __asm__ volatile ("sync");
  216. }
  217. lite5200b_wakeup();
  218. return dramsize + dramsize2;
  219. }
  220. #elif defined(CONFIG_MGT5100)
  221. long int initdram (int board_type)
  222. {
  223. ulong dramsize = 0;
  224. #ifndef CFG_RAMBOOT
  225. ulong test1, test2;
  226. /* setup and enable SDRAM chip selects */
  227. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  228. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  229. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  230. __asm__ volatile ("sync");
  231. /* setup config registers */
  232. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  233. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  234. /* address select register */
  235. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  236. __asm__ volatile ("sync");
  237. /* find RAM size */
  238. sdram_start(0);
  239. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  240. sdram_start(1);
  241. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  242. if (test1 > test2) {
  243. sdram_start(0);
  244. dramsize = test1;
  245. } else {
  246. dramsize = test2;
  247. }
  248. /* set SDRAM end address according to size */
  249. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  250. #else /* CFG_RAMBOOT */
  251. /* Retrieve amount of SDRAM available */
  252. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  253. #endif /* CFG_RAMBOOT */
  254. return dramsize;
  255. }
  256. #else
  257. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  258. #endif
  259. int checkboard (void)
  260. {
  261. #if defined (CONFIG_LITE5200B)
  262. puts ("Board: Freescale Lite5200B\n");
  263. #elif defined(CONFIG_MPC5200)
  264. puts ("Board: Motorola MPC5200 (IceCube)\n");
  265. #elif defined(CONFIG_MGT5100)
  266. puts ("Board: Motorola MGT5100 (IceCube)\n");
  267. #endif
  268. return 0;
  269. }
  270. void flash_preinit(void)
  271. {
  272. /*
  273. * Now, when we are in RAM, enable flash write
  274. * access for detection process.
  275. * Note that CS_BOOT cannot be cleared when
  276. * executing in flash.
  277. */
  278. #if defined(CONFIG_MGT5100)
  279. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  280. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  281. #endif
  282. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  283. }
  284. void flash_afterinit(ulong size)
  285. {
  286. if (size == 0x800000) { /* adjust mapping */
  287. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  288. START_REG(CFG_BOOTCS_START | size);
  289. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  290. STOP_REG(CFG_BOOTCS_START | size, size);
  291. }
  292. }
  293. #ifdef CONFIG_PCI
  294. static struct pci_controller hose;
  295. extern void pci_mpc5xxx_init(struct pci_controller *);
  296. void pci_init_board(void)
  297. {
  298. pci_mpc5xxx_init(&hose);
  299. }
  300. #endif
  301. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  302. void init_ide_reset (void)
  303. {
  304. debug ("init_ide_reset\n");
  305. /* Configure PSC1_4 as GPIO output for ATA reset */
  306. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  307. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  308. /* Deassert reset */
  309. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  310. }
  311. void ide_set_reset (int idereset)
  312. {
  313. debug ("ide_reset(%d)\n", idereset);
  314. if (idereset) {
  315. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  316. /* Make a delay. MPC5200 spec says 25 usec min */
  317. udelay(500000);
  318. } else {
  319. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  320. }
  321. }
  322. #endif
  323. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  324. void
  325. ft_board_setup(void *blob, bd_t *bd)
  326. {
  327. ft_cpu_setup(blob, bd);
  328. }
  329. #endif