MPC837XEMDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_E300 1 /* E300 family */
  26. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  27. #define CONFIG_MPC837x 1 /* MPC837x CPU specific */
  28. #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
  29. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  30. /*
  31. * System Clock Setup
  32. */
  33. #ifdef CONFIG_PCISLAVE
  34. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  35. #else
  36. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  37. #endif
  38. #ifndef CONFIG_SYS_CLK_FREQ
  39. #define CONFIG_SYS_CLK_FREQ 66000000
  40. #endif
  41. /*
  42. * Hardware Reset Configuration Word
  43. * if CLKIN is 66MHz, then
  44. * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
  45. */
  46. #define CONFIG_SYS_HRCW_LOW (\
  47. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  48. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  49. HRCWL_SVCOD_DIV_2 |\
  50. HRCWL_CSB_TO_CLKIN_6X1 |\
  51. HRCWL_CORE_TO_CSB_1_5X1)
  52. #ifdef CONFIG_PCISLAVE
  53. #define CONFIG_SYS_HRCW_HIGH (\
  54. HRCWH_PCI_AGENT |\
  55. HRCWH_PCI1_ARBITER_DISABLE |\
  56. HRCWH_CORE_ENABLE |\
  57. HRCWH_FROM_0XFFF00100 |\
  58. HRCWH_BOOTSEQ_DISABLE |\
  59. HRCWH_SW_WATCHDOG_DISABLE |\
  60. HRCWH_ROM_LOC_LOCAL_16BIT |\
  61. HRCWH_RL_EXT_LEGACY |\
  62. HRCWH_TSEC1M_IN_RGMII |\
  63. HRCWH_TSEC2M_IN_RGMII |\
  64. HRCWH_BIG_ENDIAN |\
  65. HRCWH_LDP_CLEAR)
  66. #else
  67. #define CONFIG_SYS_HRCW_HIGH (\
  68. HRCWH_PCI_HOST |\
  69. HRCWH_PCI1_ARBITER_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT |\
  75. HRCWH_RL_EXT_LEGACY |\
  76. HRCWH_TSEC1M_IN_RGMII |\
  77. HRCWH_TSEC2M_IN_RGMII |\
  78. HRCWH_BIG_ENDIAN |\
  79. HRCWH_LDP_CLEAR)
  80. #endif
  81. /* Arbiter Configuration Register */
  82. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  83. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  84. /* System Priority Control Register */
  85. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
  86. /*
  87. * IP blocks clock configuration
  88. */
  89. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
  90. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
  91. #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
  92. /*
  93. * System IO Config
  94. */
  95. #define CONFIG_SYS_SICRH 0x00000000
  96. #define CONFIG_SYS_SICRL 0x00000000
  97. /*
  98. * Output Buffer Impedance
  99. */
  100. #define CONFIG_SYS_OBIR 0x31100000
  101. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  102. #define CONFIG_BOARD_EARLY_INIT_R
  103. #define CONFIG_HWCONFIG
  104. /*
  105. * IMMR new address
  106. */
  107. #define CONFIG_SYS_IMMR 0xE0000000
  108. /*
  109. * DDR Setup
  110. */
  111. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  112. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  113. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  114. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  115. #define CONFIG_SYS_83XX_DDR_USES_CS0
  116. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 /* ODT 150ohm on SoC */
  117. #undef CONFIG_DDR_ECC /* support DDR ECC function */
  118. #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  119. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  120. #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
  121. #if defined(CONFIG_SPD_EEPROM)
  122. #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
  123. #else
  124. /*
  125. * Manually set up DDR parameters
  126. * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
  127. * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
  128. */
  129. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  130. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
  131. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  132. | 0x00010000 /* ODT_WR to CSn */ \
  133. | CSCONFIG_ROW_BIT_14 \
  134. | CSCONFIG_COL_BIT_10)
  135. /* 0x80010202 */
  136. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  137. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  138. | (0 << TIMING_CFG0_WRT_SHIFT) \
  139. | (0 << TIMING_CFG0_RRT_SHIFT) \
  140. | (0 << TIMING_CFG0_WWT_SHIFT) \
  141. | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  142. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  143. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  144. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  145. /* 0x00620802 */
  146. #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
  147. | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  148. | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
  149. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  150. | (13 << TIMING_CFG1_REFREC_SHIFT) \
  151. | (3 << TIMING_CFG1_WRREC_SHIFT) \
  152. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  153. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  154. /* 0x3935d322 */
  155. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  156. | (6 << TIMING_CFG2_CPO_SHIFT) \
  157. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  158. | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  159. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  160. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  161. | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
  162. /* 0x131088c8 */
  163. #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
  164. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  165. /* 0x03E00100 */
  166. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  167. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
  168. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  169. | (0x1432 << SDRAM_MODE_SD_SHIFT))
  170. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  171. #define CONFIG_SYS_DDR_MODE2 0x00000000
  172. #endif
  173. /*
  174. * Memory test
  175. */
  176. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  177. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  178. #define CONFIG_SYS_MEMTEST_END 0x00140000
  179. /*
  180. * The reserved memory
  181. */
  182. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  183. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  184. #define CONFIG_SYS_RAMBOOT
  185. #else
  186. #undef CONFIG_SYS_RAMBOOT
  187. #endif
  188. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  189. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  190. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  191. /*
  192. * Initial RAM Base Address Setup
  193. */
  194. #define CONFIG_SYS_INIT_RAM_LOCK 1
  195. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  196. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  197. #define CONFIG_SYS_GBL_DATA_OFFSET \
  198. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  199. /*
  200. * Local Bus Configuration & Clock Setup
  201. */
  202. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  203. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  204. #define CONFIG_SYS_LBC_LBCR 0x00000000
  205. #define CONFIG_FSL_ELBC 1
  206. /*
  207. * FLASH on the Local Bus
  208. */
  209. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  210. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  211. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  212. #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
  213. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  214. /* Window base at flash base */
  215. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  216. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  217. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  218. | (2 << BR_PS_SHIFT) /* 16 bit port */ \
  219. | BR_V) /* valid */
  220. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  221. | OR_UPM_XAM \
  222. | OR_GPCM_CSNT \
  223. | OR_GPCM_ACS_DIV2 \
  224. | OR_GPCM_XACS \
  225. | OR_GPCM_SCY_15 \
  226. | OR_GPCM_TRLX \
  227. | OR_GPCM_EHTR \
  228. | OR_GPCM_EAD)
  229. /* 0xFE000FF7 */
  230. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  231. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  232. #undef CONFIG_SYS_FLASH_CHECKSUM
  233. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  234. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  235. /*
  236. * BCSR on the Local Bus
  237. */
  238. #define CONFIG_SYS_BCSR 0xF8000000
  239. /* Access window base at BCSR base */
  240. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
  241. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  242. /* Port size=8bit, MSEL=GPCM */
  243. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00000801)
  244. #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  245. /*
  246. * NAND Flash on the Local Bus
  247. */
  248. #define CONFIG_CMD_NAND 1
  249. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  250. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  251. #define CONFIG_NAND_FSL_ELBC 1
  252. #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
  253. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
  254. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  255. | BR_PS_8 /* 8 bit port */ \
  256. | BR_MS_FCM /* MSEL = FCM */ \
  257. | BR_V) /* valid */
  258. #define CONFIG_SYS_OR3_PRELIM (0xFFFF8000 /* length 32K */ \
  259. | OR_FCM_BCTLD \
  260. | OR_FCM_CST \
  261. | OR_FCM_CHT \
  262. | OR_FCM_SCY_1 \
  263. | OR_FCM_RST \
  264. | OR_FCM_TRLX \
  265. | OR_FCM_EHTR)
  266. /* 0xFFFF919E */
  267. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
  268. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
  269. /*
  270. * Serial Port
  271. */
  272. #define CONFIG_CONS_INDEX 1
  273. #define CONFIG_SYS_NS16550
  274. #define CONFIG_SYS_NS16550_SERIAL
  275. #define CONFIG_SYS_NS16550_REG_SIZE 1
  276. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  277. #define CONFIG_SYS_BAUDRATE_TABLE \
  278. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  279. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  280. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  281. /* Use the HUSH parser */
  282. #define CONFIG_SYS_HUSH_PARSER
  283. #ifdef CONFIG_SYS_HUSH_PARSER
  284. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  285. #endif
  286. /* Pass open firmware flat tree */
  287. #define CONFIG_OF_LIBFDT 1
  288. #define CONFIG_OF_BOARD_SETUP 1
  289. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  290. /* I2C */
  291. #define CONFIG_HARD_I2C /* I2C with hardware support */
  292. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  293. #define CONFIG_FSL_I2C
  294. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  295. #define CONFIG_SYS_I2C_SLAVE 0x7F
  296. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  297. #define CONFIG_SYS_I2C_OFFSET 0x3000
  298. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  299. /*
  300. * Config on-board RTC
  301. */
  302. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  303. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  304. /*
  305. * General PCI
  306. * Addresses are mapped 1-1.
  307. */
  308. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  309. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  310. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  311. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  312. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  313. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  314. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  315. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  316. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  317. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  318. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  319. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  320. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  321. #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
  322. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
  323. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
  324. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
  325. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  326. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  327. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
  328. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  329. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  330. #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
  331. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
  332. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
  333. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
  334. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  335. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  336. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
  337. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  338. #ifdef CONFIG_PCI
  339. #ifndef __ASSEMBLY__
  340. extern int board_pci_host_broken(void);
  341. #endif
  342. #define CONFIG_PCIE
  343. #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
  344. #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
  345. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  346. #undef CONFIG_EEPRO100
  347. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  348. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  349. #endif /* CONFIG_PCI */
  350. /*
  351. * TSEC
  352. */
  353. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  354. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  355. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  356. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  357. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  358. /*
  359. * TSEC ethernet configuration
  360. */
  361. #define CONFIG_MII 1 /* MII PHY management */
  362. #define CONFIG_TSEC1 1
  363. #define CONFIG_TSEC1_NAME "eTSEC0"
  364. #define CONFIG_TSEC2 1
  365. #define CONFIG_TSEC2_NAME "eTSEC1"
  366. #define TSEC1_PHY_ADDR 2
  367. #define TSEC2_PHY_ADDR 3
  368. #define TSEC1_PHY_ADDR_SGMII 8
  369. #define TSEC2_PHY_ADDR_SGMII 4
  370. #define TSEC1_PHYIDX 0
  371. #define TSEC2_PHYIDX 0
  372. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  373. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  374. /* Options are: TSEC[0-1] */
  375. #define CONFIG_ETHPRIME "eTSEC1"
  376. /* SERDES */
  377. #define CONFIG_FSL_SERDES
  378. #define CONFIG_FSL_SERDES1 0xe3000
  379. #define CONFIG_FSL_SERDES2 0xe3100
  380. /*
  381. * SATA
  382. */
  383. #define CONFIG_LIBATA
  384. #define CONFIG_FSL_SATA
  385. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  386. #define CONFIG_SATA1
  387. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  388. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  389. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  390. #define CONFIG_SATA2
  391. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  392. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  393. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  394. #ifdef CONFIG_FSL_SATA
  395. #define CONFIG_LBA48
  396. #define CONFIG_CMD_SATA
  397. #define CONFIG_DOS_PARTITION
  398. #define CONFIG_CMD_EXT2
  399. #endif
  400. /*
  401. * Environment
  402. */
  403. #ifndef CONFIG_SYS_RAMBOOT
  404. #define CONFIG_ENV_IS_IN_FLASH 1
  405. #define CONFIG_ENV_ADDR \
  406. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  407. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  408. #define CONFIG_ENV_SIZE 0x2000
  409. #else
  410. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  411. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  412. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  413. #define CONFIG_ENV_SIZE 0x2000
  414. #endif
  415. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  416. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  417. /*
  418. * BOOTP options
  419. */
  420. #define CONFIG_BOOTP_BOOTFILESIZE
  421. #define CONFIG_BOOTP_BOOTPATH
  422. #define CONFIG_BOOTP_GATEWAY
  423. #define CONFIG_BOOTP_HOSTNAME
  424. /*
  425. * Command line configuration.
  426. */
  427. #include <config_cmd_default.h>
  428. #define CONFIG_CMD_PING
  429. #define CONFIG_CMD_I2C
  430. #define CONFIG_CMD_MII
  431. #define CONFIG_CMD_DATE
  432. #if defined(CONFIG_PCI)
  433. #define CONFIG_CMD_PCI
  434. #endif
  435. #if defined(CONFIG_SYS_RAMBOOT)
  436. #undef CONFIG_CMD_SAVEENV
  437. #undef CONFIG_CMD_LOADS
  438. #endif
  439. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  440. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  441. #undef CONFIG_WATCHDOG /* watchdog disabled */
  442. #define CONFIG_MMC 1
  443. #ifdef CONFIG_MMC
  444. #define CONFIG_FSL_ESDHC
  445. #define CONFIG_FSL_ESDHC_PIN_MUX
  446. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
  447. #define CONFIG_CMD_MMC
  448. #define CONFIG_GENERIC_MMC
  449. #define CONFIG_CMD_EXT2
  450. #define CONFIG_CMD_FAT
  451. #define CONFIG_DOS_PARTITION
  452. #endif
  453. /*
  454. * Miscellaneous configurable options
  455. */
  456. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  457. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  458. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  459. #if defined(CONFIG_CMD_KGDB)
  460. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  461. #else
  462. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  463. #endif
  464. /* Print Buffer Size */
  465. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  466. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  467. /* Boot Argument Buffer Size */
  468. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  469. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  470. /*
  471. * For booting Linux, the board info and command line data
  472. * have to be in the first 256 MB of memory, since this is
  473. * the maximum mapped by the Linux kernel during initialization.
  474. */
  475. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  476. /*
  477. * Core HID Setup
  478. */
  479. #define CONFIG_SYS_HID0_INIT 0x000000000
  480. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  481. HID0_ENABLE_INSTRUCTION_CACHE)
  482. #define CONFIG_SYS_HID2 HID2_HBE
  483. /*
  484. * MMU Setup
  485. */
  486. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  487. /* DDR: cache cacheable */
  488. #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
  489. #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
  490. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
  491. | BATL_PP_RW \
  492. | BATL_MEMCOHERENCE)
  493. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
  494. | BATU_BL_256M \
  495. | BATU_VS \
  496. | BATU_VP)
  497. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  498. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  499. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
  500. | BATL_PP_RW \
  501. | BATL_MEMCOHERENCE)
  502. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
  503. | BATU_BL_256M \
  504. | BATU_VS \
  505. | BATU_VP)
  506. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  507. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  508. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  509. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
  510. | BATL_PP_RW \
  511. | BATL_CACHEINHIBIT \
  512. | BATL_GUARDEDSTORAGE)
  513. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
  514. | BATU_BL_8M \
  515. | BATU_VS \
  516. | BATU_VP)
  517. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  518. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  519. /* BCSR: cache-inhibit and guarded */
  520. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
  521. | BATL_PP_RW \
  522. | BATL_CACHEINHIBIT \
  523. | BATL_GUARDEDSTORAGE)
  524. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
  525. | BATU_BL_128K \
  526. | BATU_VS \
  527. | BATU_VP)
  528. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  529. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  530. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  531. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
  532. | BATL_PP_RW \
  533. | BATL_MEMCOHERENCE)
  534. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
  535. | BATU_BL_32M \
  536. | BATU_VS \
  537. | BATU_VP)
  538. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
  539. | BATL_PP_RW \
  540. | BATL_CACHEINHIBIT \
  541. | BATL_GUARDEDSTORAGE)
  542. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  543. /* Stack in dcache: cacheable, no memory coherence */
  544. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  545. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
  546. | BATU_BL_128K \
  547. | BATU_VS \
  548. | BATU_VP)
  549. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  550. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  551. #ifdef CONFIG_PCI
  552. /* PCI MEM space: cacheable */
  553. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
  554. | BATL_PP_RW \
  555. | BATL_MEMCOHERENCE)
  556. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
  557. | BATU_BL_256M \
  558. | BATU_VS \
  559. | BATU_VP)
  560. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  561. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  562. /* PCI MMIO space: cache-inhibit and guarded */
  563. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
  564. | BATL_PP_RW \
  565. | BATL_CACHEINHIBIT \
  566. | BATL_GUARDEDSTORAGE)
  567. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
  568. | BATU_BL_256M \
  569. | BATU_VS \
  570. | BATU_VP)
  571. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  572. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  573. #else
  574. #define CONFIG_SYS_IBAT6L (0)
  575. #define CONFIG_SYS_IBAT6U (0)
  576. #define CONFIG_SYS_IBAT7L (0)
  577. #define CONFIG_SYS_IBAT7U (0)
  578. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  579. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  580. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  581. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  582. #endif
  583. #if defined(CONFIG_CMD_KGDB)
  584. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  585. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  586. #endif
  587. /*
  588. * Environment Configuration
  589. */
  590. #define CONFIG_ENV_OVERWRITE
  591. #if defined(CONFIG_TSEC_ENET)
  592. #define CONFIG_HAS_ETH0
  593. #define CONFIG_HAS_ETH1
  594. #endif
  595. #define CONFIG_BAUDRATE 115200
  596. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  597. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  598. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  599. #define CONFIG_EXTRA_ENV_SETTINGS \
  600. "netdev=eth0\0" \
  601. "consoledev=ttyS0\0" \
  602. "ramdiskaddr=1000000\0" \
  603. "ramdiskfile=ramfs.83xx\0" \
  604. "fdtaddr=780000\0" \
  605. "fdtfile=mpc8379_mds.dtb\0" \
  606. ""
  607. #define CONFIG_NFSBOOTCOMMAND \
  608. "setenv bootargs root=/dev/nfs rw " \
  609. "nfsroot=$serverip:$rootpath " \
  610. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  611. "$netdev:off " \
  612. "console=$consoledev,$baudrate $othbootargs;" \
  613. "tftp $loadaddr $bootfile;" \
  614. "tftp $fdtaddr $fdtfile;" \
  615. "bootm $loadaddr - $fdtaddr"
  616. #define CONFIG_RAMBOOTCOMMAND \
  617. "setenv bootargs root=/dev/ram rw " \
  618. "console=$consoledev,$baudrate $othbootargs;" \
  619. "tftp $ramdiskaddr $ramdiskfile;" \
  620. "tftp $loadaddr $bootfile;" \
  621. "tftp $fdtaddr $fdtfile;" \
  622. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  623. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  624. #endif /* __CONFIG_H */