pmc440.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * (C) Copyright 2007
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
  4. * Based on board/amcc/sequoia/sequoia.c
  5. *
  6. * (C) Copyright 2006
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2006
  10. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  11. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <libfdt.h>
  30. #include <fdt_support.h>
  31. #include <ppc440.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <command.h>
  35. #include <i2c.h>
  36. #ifdef CONFIG_RESET_PHY_R
  37. #include <miiphy.h>
  38. #endif
  39. #include <serial.h>
  40. #include "fpga.h"
  41. #include "pmc440.h"
  42. DECLARE_GLOBAL_DATA_PTR;
  43. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  44. ulong flash_get_size(ulong base, int banknum);
  45. int pci_is_66mhz(void);
  46. int bootstrap_eeprom_read(unsigned dev_addr, unsigned offset, uchar *buffer, unsigned cnt);
  47. struct serial_device *default_serial_console(void)
  48. {
  49. uchar buf[4];
  50. ulong delay;
  51. int i;
  52. ulong val;
  53. /*
  54. * Use default console on P4 when strapping jumper
  55. * is installed (bootstrap option != 'H').
  56. */
  57. mfsdr(SDR_PINSTP, val);
  58. if (((val & 0xf0000000) >> 29) != 7)
  59. return &serial1_device;
  60. ulong scratchreg = in_be32((void*)GPIO0_ISR3L);
  61. if (!(scratchreg & 0x80)) {
  62. /* mark scratchreg valid */
  63. scratchreg = (scratchreg & 0xffffff00) | 0x80;
  64. i = bootstrap_eeprom_read(CFG_I2C_BOOT_EEPROM_ADDR, 0x10, buf, 4);
  65. if ((i != -1) && (buf[0] == 0x19) && (buf[1] == 0x75)) {
  66. scratchreg |= buf[2];
  67. /* bringup delay for console */
  68. for (delay=0; delay<(1000 * (ulong)buf[3]); delay++) {
  69. udelay(1000);
  70. }
  71. } else
  72. scratchreg |= 0x01;
  73. out_be32((void*)GPIO0_ISR3L, scratchreg);
  74. }
  75. if (scratchreg & 0x01)
  76. return &serial1_device;
  77. else
  78. return &serial0_device;
  79. }
  80. int board_early_init_f(void)
  81. {
  82. u32 sdr0_cust0;
  83. u32 sdr0_pfc1, sdr0_pfc2;
  84. u32 reg;
  85. /* general EBC configuration (disable EBC timeouts) */
  86. mtdcr(ebccfga, xbcfg);
  87. mtdcr(ebccfgd, 0xf8400000);
  88. /*--------------------------------------------------------------------
  89. * Setup the GPIO pins
  90. * TODO: setup GPIOs via CFG_4xx_GPIO_TABLE in board's config file
  91. *-------------------------------------------------------------------*/
  92. out32(GPIO0_OR, 0x40000002);
  93. out32(GPIO0_TCR, 0x4c90011f);
  94. out32(GPIO0_OSRL, 0x28011400);
  95. out32(GPIO0_OSRH, 0x55005000);
  96. out32(GPIO0_TSRL, 0x08011400);
  97. out32(GPIO0_TSRH, 0x55005000);
  98. out32(GPIO0_ISR1L, 0x54000000);
  99. out32(GPIO0_ISR1H, 0x00000000);
  100. out32(GPIO0_ISR2L, 0x44000000);
  101. out32(GPIO0_ISR2H, 0x00000100);
  102. out32(GPIO0_ISR3L, 0x00000000);
  103. out32(GPIO0_ISR3H, 0x00000000);
  104. out32(GPIO1_OR, 0x80002408);
  105. out32(GPIO1_TCR, 0xd6003c08);
  106. out32(GPIO1_OSRL, 0x0a5a0000);
  107. out32(GPIO1_OSRH, 0x00000000);
  108. out32(GPIO1_TSRL, 0x00000000);
  109. out32(GPIO1_TSRH, 0x00000000);
  110. out32(GPIO1_ISR1L, 0x00005555);
  111. out32(GPIO1_ISR1H, 0x40000000);
  112. out32(GPIO1_ISR2L, 0x04010000);
  113. out32(GPIO1_ISR2H, 0x00000000);
  114. out32(GPIO1_ISR3L, 0x01400000);
  115. out32(GPIO1_ISR3H, 0x00000000);
  116. /* patch PLB:PCI divider for 66MHz PCI */
  117. mfcpr(clk_spcid, reg);
  118. if (pci_is_66mhz() && (reg != 0x02000000)) {
  119. mtcpr(clk_spcid, 0x02000000); /* 133MHZ : 2 for 66MHz PCI */
  120. mfcpr(clk_icfg, reg);
  121. reg |= CPR0_ICFG_RLI_MASK;
  122. mtcpr(clk_icfg, reg);
  123. mtspr(dbcr0, 0x20000000); /* do chip reset */
  124. }
  125. /*--------------------------------------------------------------------
  126. * Setup the interrupt controller polarities, triggers, etc.
  127. *-------------------------------------------------------------------*/
  128. mtdcr(uic0sr, 0xffffffff); /* clear all */
  129. mtdcr(uic0er, 0x00000000); /* disable all */
  130. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  131. mtdcr(uic0pr, 0xfffff7ef);
  132. mtdcr(uic0tr, 0x00000000);
  133. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  134. mtdcr(uic0sr, 0xffffffff); /* clear all */
  135. mtdcr(uic1sr, 0xffffffff); /* clear all */
  136. mtdcr(uic1er, 0x00000000); /* disable all */
  137. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  138. mtdcr(uic1pr, 0xffffc7f5);
  139. mtdcr(uic1tr, 0x00000000);
  140. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  141. mtdcr(uic1sr, 0xffffffff); /* clear all */
  142. mtdcr(uic2sr, 0xffffffff); /* clear all */
  143. mtdcr(uic2er, 0x00000000); /* disable all */
  144. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  145. mtdcr(uic2pr, 0x27ffffff);
  146. mtdcr(uic2tr, 0x00000000);
  147. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  148. mtdcr(uic2sr, 0xffffffff); /* clear all */
  149. /* select Ethernet pins */
  150. mfsdr(SDR0_PFC1, sdr0_pfc1);
  151. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) | SDR0_PFC1_SELECT_CONFIG_4;
  152. mfsdr(SDR0_PFC2, sdr0_pfc2);
  153. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) | SDR0_PFC2_SELECT_CONFIG_4;
  154. /* enable 2nd IIC */
  155. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_IIC1_SEL;
  156. mtsdr(SDR0_PFC2, sdr0_pfc2);
  157. mtsdr(SDR0_PFC1, sdr0_pfc1);
  158. /* setup NAND FLASH */
  159. mfsdr(SDR0_CUST0, sdr0_cust0);
  160. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  161. SDR0_CUST0_NDFC_ENABLE |
  162. SDR0_CUST0_NDFC_BW_8_BIT |
  163. SDR0_CUST0_NDFC_ARE_MASK |
  164. (0x80000000 >> (28 + CFG_NAND_CS));
  165. mtsdr(SDR0_CUST0, sdr0_cust0);
  166. return 0;
  167. }
  168. /*---------------------------------------------------------------------------+
  169. | misc_init_r.
  170. +---------------------------------------------------------------------------*/
  171. int misc_init_r(void)
  172. {
  173. uint pbcr;
  174. int size_val = 0;
  175. u32 reg;
  176. unsigned long usb2d0cr = 0;
  177. unsigned long usb2phy0cr, usb2h0cr = 0;
  178. unsigned long sdr0_pfc1;
  179. char *act = getenv("usbact");
  180. /*
  181. * FLASH stuff...
  182. */
  183. /* Re-do sizing to get full correct info */
  184. /* adjust flash start and offset */
  185. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  186. gd->bd->bi_flashoffset = 0;
  187. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  188. mtdcr(ebccfga, pb2cr);
  189. #else
  190. mtdcr(ebccfga, pb0cr);
  191. #endif
  192. pbcr = mfdcr(ebccfgd);
  193. switch (gd->bd->bi_flashsize) {
  194. case 1 << 20:
  195. size_val = 0;
  196. break;
  197. case 2 << 20:
  198. size_val = 1;
  199. break;
  200. case 4 << 20:
  201. size_val = 2;
  202. break;
  203. case 8 << 20:
  204. size_val = 3;
  205. break;
  206. case 16 << 20:
  207. size_val = 4;
  208. break;
  209. case 32 << 20:
  210. size_val = 5;
  211. break;
  212. case 64 << 20:
  213. size_val = 6;
  214. break;
  215. case 128 << 20:
  216. size_val = 7;
  217. break;
  218. }
  219. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  220. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  221. mtdcr(ebccfga, pb2cr);
  222. #else
  223. mtdcr(ebccfga, pb0cr);
  224. #endif
  225. mtdcr(ebccfgd, pbcr);
  226. /*
  227. * Re-check to get correct base address
  228. */
  229. flash_get_size(gd->bd->bi_flashstart, 0);
  230. #ifdef CFG_ENV_IS_IN_FLASH
  231. /* Monitor protection ON by default */
  232. (void)flash_protect(FLAG_PROTECT_SET,
  233. -CFG_MONITOR_LEN,
  234. 0xffffffff,
  235. &flash_info[0]);
  236. /* Env protection ON by default */
  237. (void)flash_protect(FLAG_PROTECT_SET,
  238. CFG_ENV_ADDR_REDUND,
  239. CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
  240. &flash_info[0]);
  241. #endif
  242. /*
  243. * USB suff...
  244. */
  245. if ((act == NULL || strcmp(act, "hostdev") == 0) &&
  246. !(in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT)){
  247. /* SDR Setting */
  248. mfsdr(SDR0_PFC1, sdr0_pfc1);
  249. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  250. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  251. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  252. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  253. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  254. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  255. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
  256. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  257. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  258. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  259. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  260. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  261. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  262. /* An 8-bit/60MHz interface is the only possible alternative
  263. when connecting the Device to the PHY */
  264. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  265. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
  266. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  267. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  268. mtsdr(SDR0_PFC1, sdr0_pfc1);
  269. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  270. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  271. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  272. /*clear resets*/
  273. udelay(1000);
  274. mtsdr(SDR0_SRST1, 0x00000000);
  275. udelay(1000);
  276. mtsdr(SDR0_SRST0, 0x00000000);
  277. printf("USB: Host\n");
  278. } else if ((strcmp(act, "dev") == 0) || (in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT)) {
  279. /*-------------------PATCH-------------------------------*/
  280. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  281. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  282. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  283. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  284. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  285. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  286. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  287. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  288. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  289. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  290. udelay (1000);
  291. mtsdr(SDR0_SRST1, 0x672c6000);
  292. udelay (1000);
  293. mtsdr(SDR0_SRST0, 0x00000080);
  294. udelay (1000);
  295. mtsdr(SDR0_SRST1, 0x60206000);
  296. *(unsigned int *)(0xe0000350) = 0x00000001;
  297. udelay (1000);
  298. mtsdr(SDR0_SRST1, 0x60306000);
  299. /*-------------------PATCH-------------------------------*/
  300. /* SDR Setting */
  301. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  302. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  303. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  304. mfsdr(SDR0_PFC1, sdr0_pfc1);
  305. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  306. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  307. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  308. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ; /*0*/
  309. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  310. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN; /*1*/
  311. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  312. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV; /*0*/
  313. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  314. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV; /*0*/
  315. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  316. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ; /*0*/
  317. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  318. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  319. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL; /*1*/
  320. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  321. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  322. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  323. mtsdr(SDR0_PFC1, sdr0_pfc1);
  324. /*clear resets*/
  325. udelay(1000);
  326. mtsdr(SDR0_SRST1, 0x00000000);
  327. udelay(1000);
  328. mtsdr(SDR0_SRST0, 0x00000000);
  329. printf("USB: Device\n");
  330. }
  331. /*
  332. * Clear PLB4A0_ACR[WRP]
  333. * This fix will make the MAL burst disabling patch for the Linux
  334. * EMAC driver obsolete.
  335. */
  336. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  337. mtdcr(plb4_acr, reg);
  338. #ifdef CONFIG_FPGA
  339. pmc440_init_fpga();
  340. #endif
  341. /* turn off POST LED */
  342. out_be32((void*)GPIO1_OR, in_be32((void*)GPIO1_OR) & ~GPIO1_POST_N);
  343. /* turn on RUN LED */
  344. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~GPIO0_LED_RUN_N);
  345. return 0;
  346. }
  347. int is_monarch(void)
  348. {
  349. if (in_be32((void*)GPIO1_IR) & GPIO1_NONMONARCH)
  350. return 0;
  351. return 1;
  352. }
  353. int pci_is_66mhz(void)
  354. {
  355. if (in_be32((void*)GPIO1_IR) & GPIO1_M66EN)
  356. return 1;
  357. return 0;
  358. }
  359. int board_revision(void)
  360. {
  361. return (int)((in_be32((void*)GPIO1_IR) & GPIO1_HWID_MASK) >> 4);
  362. }
  363. int checkboard(void)
  364. {
  365. puts("Board: esd GmbH - PMC440");
  366. gd->board_type = board_revision();
  367. printf(", Rev 1.%ld, ", gd->board_type);
  368. if (!is_monarch()) {
  369. puts("non-");
  370. }
  371. printf("monarch, PCI=%s MHz\n", pci_is_66mhz() ? "66" : "33");
  372. return (0);
  373. }
  374. #if defined(CONFIG_PCI) && defined(CONFIG_PCI_PNP)
  375. /*
  376. * Assign interrupts to PCI devices. Some OSs rely on this.
  377. */
  378. void pmc440_pci_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
  379. {
  380. unsigned char int_line[] = {IRQ_PCIC, IRQ_PCID, IRQ_PCIA, IRQ_PCIB};
  381. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
  382. int_line[PCI_DEV(dev) & 0x03]);
  383. }
  384. #endif
  385. /*************************************************************************
  386. * pci_pre_init
  387. *
  388. * This routine is called just prior to registering the hose and gives
  389. * the board the opportunity to check things. Returning a value of zero
  390. * indicates that things are bad & PCI initialization should be aborted.
  391. *
  392. * Different boards may wish to customize the pci controller structure
  393. * (add regions, override default access routines, etc) or perform
  394. * certain pre-initialization actions.
  395. *
  396. ************************************************************************/
  397. #if defined(CONFIG_PCI)
  398. int pci_pre_init(struct pci_controller *hose)
  399. {
  400. unsigned long addr;
  401. /*-------------------------------------------------------------------------+
  402. | Set priority for all PLB3 devices to 0.
  403. | Set PLB3 arbiter to fair mode.
  404. +-------------------------------------------------------------------------*/
  405. mfsdr(sdr_amp1, addr);
  406. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  407. addr = mfdcr(plb3_acr);
  408. mtdcr(plb3_acr, addr | 0x80000000);
  409. /*-------------------------------------------------------------------------+
  410. | Set priority for all PLB4 devices to 0.
  411. +-------------------------------------------------------------------------*/
  412. mfsdr(sdr_amp0, addr);
  413. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  414. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  415. mtdcr(plb4_acr, addr);
  416. /*-------------------------------------------------------------------------+
  417. | Set Nebula PLB4 arbiter to fair mode.
  418. +-------------------------------------------------------------------------*/
  419. /* Segment0 */
  420. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  421. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  422. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  423. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  424. mtdcr(plb0_acr, addr);
  425. /* Segment1 */
  426. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  427. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  428. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  429. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  430. mtdcr(plb1_acr, addr);
  431. #ifdef CONFIG_PCI_PNP
  432. hose->fixup_irq = pmc440_pci_fixup_irq;
  433. #endif
  434. return 1;
  435. }
  436. #endif /* defined(CONFIG_PCI) */
  437. /*************************************************************************
  438. * pci_target_init
  439. *
  440. * The bootstrap configuration provides default settings for the pci
  441. * inbound map (PIM). But the bootstrap config choices are limited and
  442. * may not be sufficient for a given board.
  443. *
  444. ************************************************************************/
  445. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  446. void pci_target_init(struct pci_controller *hose)
  447. {
  448. /*--------------------------------------------------------------------------+
  449. * Set up Direct MMIO registers
  450. *--------------------------------------------------------------------------*/
  451. /*--------------------------------------------------------------------------+
  452. | PowerPC440EPX PCI Master configuration.
  453. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  454. | PLB address 0x80000000-0xBFFFFFFF ==> PCI address 0x80000000-0xBFFFFFFF
  455. | Use byte reversed out routines to handle endianess.
  456. | Make this region non-prefetchable.
  457. +--------------------------------------------------------------------------*/
  458. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  459. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  460. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  461. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  462. out32r(PCIX0_PMM0MA, 0xc0000001); /* 1G + No prefetching, and enable region */
  463. if (!is_monarch()) {
  464. /* BAR1: top 64MB of RAM */
  465. out32r(PCIX0_PTM1MS, 0xfc000001); /* Memory Size/Attribute */
  466. out32r(PCIX0_PTM1LA, 0x0c000000); /* Local Addr. Reg */
  467. } else {
  468. /* BAR1: complete 256MB RAM (TODO: make dynamic) */
  469. out32r(PCIX0_PTM1MS, 0xf0000001); /* Memory Size/Attribute */
  470. out32r(PCIX0_PTM1LA, 0x00000000); /* Local Addr. Reg */
  471. }
  472. /* BAR2: 16 MB FPGA registers */
  473. out32r(PCIX0_PTM2MS, 0xff000001); /* Memory Size/Attribute */
  474. out32r(PCIX0_PTM2LA, 0xef000000); /* Local Addr. Reg */
  475. if (is_monarch()) {
  476. /* BAR2: map FPGA registers behind system memory at 1GB */
  477. pci_write_config_dword(0, PCI_BASE_ADDRESS_2, 0x40000008);
  478. }
  479. /*--------------------------------------------------------------------------+
  480. * Set up Configuration registers
  481. *--------------------------------------------------------------------------*/
  482. /* Program the board's vendor id */
  483. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  484. CFG_PCI_SUBSYS_VENDORID);
  485. #if 0 /* disabled for PMC405 backward compatibility */
  486. /* Configure command register as bus master */
  487. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  488. #endif
  489. /* 240nS PCI clock */
  490. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  491. /* No error reporting */
  492. pci_write_config_word(0, PCI_ERREN, 0);
  493. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  494. if (!is_monarch()) {
  495. /* Program the board's subsystem id/classcode */
  496. pci_write_config_word(0, PCI_SUBSYSTEM_ID,
  497. CFG_PCI_SUBSYS_ID_NONMONARCH);
  498. pci_write_config_word(0, PCI_CLASS_SUB_CODE,
  499. CFG_PCI_CLASSCODE_NONMONARCH);
  500. /* PCI configuration done: release ERREADY */
  501. out_be32((void*)GPIO1_OR, in_be32((void*)GPIO1_OR) | GPIO1_PPC_EREADY);
  502. out_be32((void*)GPIO1_TCR, in_be32((void*)GPIO1_TCR) | GPIO1_PPC_EREADY);
  503. } else {
  504. /* Program the board's subsystem id/classcode */
  505. pci_write_config_word(0, PCI_SUBSYSTEM_ID,
  506. CFG_PCI_SUBSYS_ID_MONARCH);
  507. pci_write_config_word(0, PCI_CLASS_SUB_CODE,
  508. CFG_PCI_CLASSCODE_MONARCH);
  509. }
  510. }
  511. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  512. /*************************************************************************
  513. * pci_master_init
  514. *
  515. ************************************************************************/
  516. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  517. void pci_master_init(struct pci_controller *hose)
  518. {
  519. unsigned short temp_short;
  520. /*--------------------------------------------------------------------------+
  521. | Write the PowerPC440 EP PCI Configuration regs.
  522. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  523. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  524. +--------------------------------------------------------------------------*/
  525. if (is_monarch()) {
  526. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  527. pci_write_config_word(0, PCI_COMMAND,
  528. temp_short | PCI_COMMAND_MASTER |
  529. PCI_COMMAND_MEMORY);
  530. }
  531. }
  532. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  533. static void wait_for_pci_ready(void)
  534. {
  535. int i;
  536. char *s = getenv("pcidelay");
  537. if (s) {
  538. int ms = simple_strtoul(s, NULL, 10);
  539. printf("PCI: Waiting for %d ms\n", ms);
  540. for (i=0; i<ms; i++)
  541. udelay(1000);
  542. }
  543. if (!(in_be32((void*)GPIO1_IR) & GPIO1_PPC_EREADY)) {
  544. printf("PCI: Waiting for EREADY (CTRL-C to skip) ... ");
  545. while (1) {
  546. if (ctrlc()) {
  547. puts("abort\n");
  548. break;
  549. }
  550. if (in_be32((void*)GPIO1_IR) & GPIO1_PPC_EREADY) {
  551. printf("done\n");
  552. break;
  553. }
  554. }
  555. }
  556. }
  557. /*************************************************************************
  558. * is_pci_host
  559. *
  560. * This routine is called to determine if a pci scan should be
  561. * performed. With various hardware environments (especially cPCI and
  562. * PPMC) it's insufficient to depend on the state of the arbiter enable
  563. * bit in the strap register, or generic host/adapter assumptions.
  564. *
  565. * Rather than hard-code a bad assumption in the general 440 code, the
  566. * 440 pci code requires the board to decide at runtime.
  567. *
  568. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  569. *
  570. *
  571. ************************************************************************/
  572. #if defined(CONFIG_PCI)
  573. int is_pci_host(struct pci_controller *hose)
  574. {
  575. char *s = getenv("pciscan");
  576. if (s == NULL)
  577. if (is_monarch()) {
  578. wait_for_pci_ready();
  579. return 1;
  580. } else
  581. return 0;
  582. else if (!strcmp(s, "yes"))
  583. return 1;
  584. return 0;
  585. }
  586. #endif /* defined(CONFIG_PCI) */
  587. #if defined(CONFIG_POST)
  588. /*
  589. * Returns 1 if keys pressed to start the power-on long-running tests
  590. * Called from board_init_f().
  591. */
  592. int post_hotkeys_pressed(void)
  593. {
  594. return 0; /* No hotkeys supported */
  595. }
  596. #endif /* CONFIG_POST */
  597. #ifdef CONFIG_RESET_PHY_R
  598. void reset_phy(void)
  599. {
  600. if (miiphy_write("ppc_4xx_eth0", CONFIG_PHY_ADDR, 0x1f, 0x0001) == 0) {
  601. miiphy_write("ppc_4xx_eth0", CONFIG_PHY_ADDR, 0x11, 0x0010);
  602. miiphy_write("ppc_4xx_eth0", CONFIG_PHY_ADDR, 0x11, 0x0df0);
  603. miiphy_write("ppc_4xx_eth0", CONFIG_PHY_ADDR, 0x10, 0x0e10);
  604. miiphy_write("ppc_4xx_eth0", CONFIG_PHY_ADDR, 0x1f, 0x0000);
  605. }
  606. if (miiphy_write("ppc_4xx_eth1", CONFIG_PHY1_ADDR, 0x1f, 0x0001) == 0) {
  607. miiphy_write("ppc_4xx_eth1", CONFIG_PHY1_ADDR, 0x11, 0x0010);
  608. miiphy_write("ppc_4xx_eth1", CONFIG_PHY1_ADDR, 0x11, 0x0df0);
  609. miiphy_write("ppc_4xx_eth1", CONFIG_PHY1_ADDR, 0x10, 0x0e10);
  610. miiphy_write("ppc_4xx_eth1", CONFIG_PHY1_ADDR, 0x1f, 0x0000);
  611. }
  612. }
  613. #endif
  614. #if defined(CFG_EEPROM_WREN)
  615. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  616. * <state> -1: deliver current state
  617. * 0: disable write
  618. * 1: enable write
  619. * Returns: -1: wrong device address
  620. * 0: dis-/en- able done
  621. * 0/1: current state if <state> was -1.
  622. */
  623. int eeprom_write_enable(unsigned dev_addr, int state)
  624. {
  625. if ((CFG_I2C_EEPROM_ADDR != dev_addr) && (CFG_I2C_BOOT_EEPROM_ADDR != dev_addr)) {
  626. return -1;
  627. } else {
  628. switch (state) {
  629. case 1:
  630. /* Enable write access, clear bit GPIO_SINT2. */
  631. out32(GPIO0_OR, in32(GPIO0_OR) & ~GPIO0_EP_EEP);
  632. state = 0;
  633. break;
  634. case 0:
  635. /* Disable write access, set bit GPIO_SINT2. */
  636. out32(GPIO0_OR, in32(GPIO0_OR) | GPIO0_EP_EEP);
  637. state = 0;
  638. break;
  639. default:
  640. /* Read current status back. */
  641. state = (0 == (in32(GPIO0_OR) & GPIO0_EP_EEP));
  642. break;
  643. }
  644. }
  645. return state;
  646. }
  647. #endif /* #if defined(CFG_EEPROM_WREN) */
  648. #define CFG_BOOT_EEPROM_PAGE_WRITE_BITS 3
  649. int bootstrap_eeprom_write(unsigned dev_addr, unsigned offset, uchar *buffer, unsigned cnt)
  650. {
  651. unsigned end = offset + cnt;
  652. unsigned blk_off;
  653. int rcode = 0;
  654. #if defined(CFG_EEPROM_WREN)
  655. eeprom_write_enable(dev_addr, 1);
  656. #endif
  657. /* Write data until done or would cross a write page boundary.
  658. * We must write the address again when changing pages
  659. * because the address counter only increments within a page.
  660. */
  661. while (offset < end) {
  662. unsigned alen, len;
  663. unsigned maxlen;
  664. uchar addr[2];
  665. blk_off = offset & 0xFF; /* block offset */
  666. addr[0] = offset >> 8; /* block number */
  667. addr[1] = blk_off; /* block offset */
  668. alen = 2;
  669. addr[0] |= dev_addr; /* insert device address */
  670. len = end - offset;
  671. #define BOOT_EEPROM_PAGE_SIZE (1 << CFG_BOOT_EEPROM_PAGE_WRITE_BITS)
  672. #define BOOT_EEPROM_PAGE_OFFSET(x) ((x) & (BOOT_EEPROM_PAGE_SIZE - 1))
  673. maxlen = BOOT_EEPROM_PAGE_SIZE - BOOT_EEPROM_PAGE_OFFSET(blk_off);
  674. if (maxlen > I2C_RXTX_LEN)
  675. maxlen = I2C_RXTX_LEN;
  676. if (len > maxlen)
  677. len = maxlen;
  678. if (i2c_write (addr[0], offset, alen-1, buffer, len) != 0)
  679. rcode = 1;
  680. buffer += len;
  681. offset += len;
  682. #if defined(CFG_EEPROM_PAGE_WRITE_DELAY_MS)
  683. udelay(CFG_EEPROM_PAGE_WRITE_DELAY_MS * 1000);
  684. #endif
  685. }
  686. #if defined(CFG_EEPROM_WREN)
  687. eeprom_write_enable(dev_addr, 0);
  688. #endif
  689. return rcode;
  690. }
  691. int bootstrap_eeprom_read (unsigned dev_addr, unsigned offset, uchar *buffer, unsigned cnt)
  692. {
  693. unsigned end = offset + cnt;
  694. unsigned blk_off;
  695. int rcode = 0;
  696. /* Read data until done or would cross a page boundary.
  697. * We must write the address again when changing pages
  698. * because the next page may be in a different device.
  699. */
  700. while (offset < end) {
  701. unsigned alen, len;
  702. unsigned maxlen;
  703. uchar addr[2];
  704. blk_off = offset & 0xFF; /* block offset */
  705. addr[0] = offset >> 8; /* block number */
  706. addr[1] = blk_off; /* block offset */
  707. alen = 2;
  708. addr[0] |= dev_addr; /* insert device address */
  709. len = end - offset;
  710. maxlen = 0x100 - blk_off;
  711. if (maxlen > I2C_RXTX_LEN)
  712. maxlen = I2C_RXTX_LEN;
  713. if (len > maxlen)
  714. len = maxlen;
  715. if (i2c_read (addr[0], offset, alen-1, buffer, len) != 0)
  716. rcode = 1;
  717. buffer += len;
  718. offset += len;
  719. }
  720. return rcode;
  721. }
  722. #if defined(CONFIG_USB_OHCI_NEW) && defined(CFG_USB_OHCI_BOARD_INIT)
  723. int usb_board_init(void)
  724. {
  725. char *act = getenv("usbact");
  726. int i;
  727. if ((act == NULL || strcmp(act, "hostdev") == 0) &&
  728. !(in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT))
  729. /* enable power on USB socket */
  730. out_be32((void*)GPIO1_OR, in_be32((void*)GPIO1_OR) & ~GPIO1_USB_PWR_N);
  731. for (i=0; i<1000; i++)
  732. udelay(1000);
  733. return 0;
  734. }
  735. int usb_board_stop(void)
  736. {
  737. /* disable power on USB socket */
  738. out_be32((void*)GPIO1_OR, in_be32((void*)GPIO1_OR) | GPIO1_USB_PWR_N);
  739. return 0;
  740. }
  741. int usb_board_init_fail(void)
  742. {
  743. usb_board_stop();
  744. return 0;
  745. }
  746. #endif /* defined(CONFIG_USB_OHCI) && defined(CFG_USB_OHCI_BOARD_INIT) */
  747. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  748. void ft_board_setup(void *blob, bd_t *bd)
  749. {
  750. u32 val[4];
  751. int rc;
  752. ft_cpu_setup(blob, bd);
  753. /* Fixup NOR mapping */
  754. val[0] = 0; /* chip select number */
  755. val[1] = 0; /* always 0 */
  756. val[2] = gd->bd->bi_flashstart;
  757. val[3] = gd->bd->bi_flashsize;
  758. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  759. val, sizeof(val), 1);
  760. if (rc)
  761. printf("Unable to update property NOR mapping, err=%s\n",
  762. fdt_strerror(rc));
  763. }
  764. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */