p1_p2_rdb.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <asm/processor.h>
  25. #include <asm/mmu.h>
  26. #include <asm/cache.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/io.h>
  29. #include <miiphy.h>
  30. #include <libfdt.h>
  31. #include <fdt_support.h>
  32. #include <tsec.h>
  33. #include <vsc7385.h>
  34. #include <netdev.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #define VSC7385_RST_SET 0x00080000
  37. #define SLIC_RST_SET 0x00040000
  38. #define SGMII_PHY_RST_SET 0x00020000
  39. #define PCIE_RST_SET 0x00010000
  40. #define RGMII_PHY_RST_SET 0x02000000
  41. #define USB_RST_CLR 0x04000000
  42. #define GPIO_DIR 0x060f0000
  43. #define BOARD_PERI_RST_SET VSC7385_RST_SET | SLIC_RST_SET | \
  44. SGMII_PHY_RST_SET | PCIE_RST_SET | \
  45. RGMII_PHY_RST_SET
  46. #define SYSCLK_MASK 0x00200000
  47. #define BOARDREV_MASK 0x10100000
  48. #define BOARDREV_B 0x10100000
  49. #define BOARDREV_C 0x00100000
  50. #define SYSCLK_66 66666666
  51. #define SYSCLK_50 50000000
  52. #define SYSCLK_100 100000000
  53. unsigned long get_board_sys_clk(ulong dummy)
  54. {
  55. volatile ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  56. u32 val_gpdat, sysclk_gpio, board_rev_gpio;
  57. val_gpdat = pgpio->gpdat;
  58. sysclk_gpio = val_gpdat & SYSCLK_MASK;
  59. board_rev_gpio = val_gpdat & BOARDREV_MASK;
  60. if (board_rev_gpio == BOARDREV_C) {
  61. if(sysclk_gpio == 0)
  62. return SYSCLK_66;
  63. else
  64. return SYSCLK_100;
  65. } else if (board_rev_gpio == BOARDREV_B) {
  66. if(sysclk_gpio == 0)
  67. return SYSCLK_66;
  68. else
  69. return SYSCLK_50;
  70. }
  71. return 0;
  72. }
  73. #ifdef CONFIG_MMC
  74. int board_early_init_f (void)
  75. {
  76. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  77. setbits_be32(&gur->pmuxcr,
  78. (MPC85xx_PMUXCR_SDHC_CD |
  79. MPC85xx_PMUXCR_SDHC_WP));
  80. return 0;
  81. }
  82. #endif
  83. int checkboard (void)
  84. {
  85. u32 val_gpdat, board_rev_gpio;
  86. volatile ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  87. char board_rev = 0;
  88. struct cpu_type *cpu;
  89. val_gpdat = pgpio->gpdat;
  90. board_rev_gpio = val_gpdat & BOARDREV_MASK;
  91. if (board_rev_gpio == BOARDREV_C)
  92. board_rev = 'C';
  93. else if (board_rev_gpio == BOARDREV_B)
  94. board_rev = 'B';
  95. else
  96. panic ("Unexpected Board REV %x detected!!\n", board_rev_gpio);
  97. cpu = gd->cpu;
  98. printf ("Board: %sRDB Rev%c\n", cpu->name, board_rev);
  99. setbits_be32(&pgpio->gpdir, GPIO_DIR);
  100. /*
  101. * Bringing the following peripherals out of reset via GPIOs
  102. * 0 = reset and 1 = out of reset
  103. * GPIO12 - Reset to Ethernet Switch
  104. * GPIO13 - Reset to SLIC/SLAC devices
  105. * GPIO14 - Reset to SGMII_PHY_N
  106. * GPIO15 - Reset to PCIe slots
  107. * GPIO6 - Reset to RGMII PHY
  108. * GPIO5 - Reset to USB3300 devices 1 = reset and 0 = out of reset
  109. */
  110. clrsetbits_be32(&pgpio->gpdat, USB_RST_CLR, BOARD_PERI_RST_SET);
  111. return 0;
  112. }
  113. int board_early_init_r(void)
  114. {
  115. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  116. const u8 flash_esel = 2;
  117. /*
  118. * Remap Boot flash region to caching-inhibited
  119. * so that flash can be erased properly.
  120. */
  121. /* Flush d-cache and invalidate i-cache of any FLASH data */
  122. flush_dcache();
  123. invalidate_icache();
  124. /* invalidate existing TLB entry for flash */
  125. disable_tlb(flash_esel);
  126. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  127. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  128. 0, flash_esel, BOOKE_PAGESZ_16M, 1);
  129. return 0;
  130. }
  131. #ifdef CONFIG_TSEC_ENET
  132. int board_eth_init(bd_t *bis)
  133. {
  134. struct tsec_info_struct tsec_info[4];
  135. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  136. int num = 0;
  137. char *tmp;
  138. unsigned int vscfw_addr;
  139. #ifdef CONFIG_TSEC1
  140. SET_STD_TSEC_INFO(tsec_info[num], 1);
  141. num++;
  142. #endif
  143. #ifdef CONFIG_TSEC2
  144. SET_STD_TSEC_INFO(tsec_info[num], 2);
  145. num++;
  146. #endif
  147. #ifdef CONFIG_TSEC3
  148. SET_STD_TSEC_INFO(tsec_info[num], 3);
  149. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  150. tsec_info[num].flags |= TSEC_SGMII;
  151. num++;
  152. #endif
  153. if (!num) {
  154. printf("No TSECs initialized\n");
  155. return 0;
  156. }
  157. #ifdef CONFIG_VSC7385_ENET
  158. /* If a VSC7385 microcode image is present, then upload it. */
  159. if ((tmp = getenv ("vscfw_addr")) != NULL) {
  160. vscfw_addr = simple_strtoul (tmp, NULL, 16);
  161. printf("uploading VSC7385 microcode from %x\n", vscfw_addr);
  162. if (vsc7385_upload_firmware((void *) vscfw_addr,
  163. CONFIG_VSC7385_IMAGE_SIZE))
  164. puts("Failure uploading VSC7385 microcode.\n");
  165. } else
  166. puts("No address specified for VSC7385 microcode.\n");
  167. #endif
  168. tsec_eth_init(bis, tsec_info, num);
  169. return pci_eth_init(bis);
  170. }
  171. #endif
  172. #if defined(CONFIG_OF_BOARD_SETUP)
  173. void ft_board_setup(void *blob, bd_t *bd)
  174. {
  175. phys_addr_t base;
  176. phys_size_t size;
  177. ft_cpu_setup(blob, bd);
  178. base = getenv_bootm_low();
  179. size = getenv_bootm_size();
  180. fdt_fixup_memory(blob, (u64)base, (u64)size);
  181. }
  182. #endif
  183. #ifdef CONFIG_MP
  184. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  185. void board_lmb_reserve(struct lmb *lmb)
  186. {
  187. cpu_mp_lmb_reserve(lmb);
  188. }
  189. #endif