uec.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. /*
  2. * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CONFIG_SYS_UEC1_UCC_NUM,
  36. .rx_clock = CONFIG_SYS_UEC1_RX_CLK,
  37. .tx_clock = CONFIG_SYS_UEC1_TX_CLK,
  38. .eth_type = CONFIG_SYS_UEC1_ETH_TYPE,
  39. },
  40. #if (CONFIG_SYS_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. #if (MAX_QE_RISC == 4)
  48. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  49. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  50. #else
  51. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  52. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  53. #endif
  54. .tx_bd_ring_len = 16,
  55. .rx_bd_ring_len = 16,
  56. .phy_address = CONFIG_SYS_UEC1_PHY_ADDR,
  57. .enet_interface = CONFIG_SYS_UEC1_INTERFACE_MODE,
  58. };
  59. #endif
  60. #ifdef CONFIG_UEC_ETH2
  61. static uec_info_t eth2_uec_info = {
  62. .uf_info = {
  63. .ucc_num = CONFIG_SYS_UEC2_UCC_NUM,
  64. .rx_clock = CONFIG_SYS_UEC2_RX_CLK,
  65. .tx_clock = CONFIG_SYS_UEC2_TX_CLK,
  66. .eth_type = CONFIG_SYS_UEC2_ETH_TYPE,
  67. },
  68. #if (CONFIG_SYS_UEC2_ETH_TYPE == FAST_ETH)
  69. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  70. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  71. #else
  72. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  73. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  74. #endif
  75. #if (MAX_QE_RISC == 4)
  76. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  77. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  78. #else
  79. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  80. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  81. #endif
  82. .tx_bd_ring_len = 16,
  83. .rx_bd_ring_len = 16,
  84. .phy_address = CONFIG_SYS_UEC2_PHY_ADDR,
  85. .enet_interface = CONFIG_SYS_UEC2_INTERFACE_MODE,
  86. };
  87. #endif
  88. #ifdef CONFIG_UEC_ETH3
  89. static uec_info_t eth3_uec_info = {
  90. .uf_info = {
  91. .ucc_num = CONFIG_SYS_UEC3_UCC_NUM,
  92. .rx_clock = CONFIG_SYS_UEC3_RX_CLK,
  93. .tx_clock = CONFIG_SYS_UEC3_TX_CLK,
  94. .eth_type = CONFIG_SYS_UEC3_ETH_TYPE,
  95. },
  96. #if (CONFIG_SYS_UEC3_ETH_TYPE == FAST_ETH)
  97. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  98. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  99. #else
  100. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  101. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  102. #endif
  103. #if (MAX_QE_RISC == 4)
  104. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  105. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  106. #else
  107. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  108. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  109. #endif
  110. .tx_bd_ring_len = 16,
  111. .rx_bd_ring_len = 16,
  112. .phy_address = CONFIG_SYS_UEC3_PHY_ADDR,
  113. .enet_interface = CONFIG_SYS_UEC3_INTERFACE_MODE,
  114. };
  115. #endif
  116. #ifdef CONFIG_UEC_ETH4
  117. static uec_info_t eth4_uec_info = {
  118. .uf_info = {
  119. .ucc_num = CONFIG_SYS_UEC4_UCC_NUM,
  120. .rx_clock = CONFIG_SYS_UEC4_RX_CLK,
  121. .tx_clock = CONFIG_SYS_UEC4_TX_CLK,
  122. .eth_type = CONFIG_SYS_UEC4_ETH_TYPE,
  123. },
  124. #if (CONFIG_SYS_UEC4_ETH_TYPE == FAST_ETH)
  125. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  126. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  127. #else
  128. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  129. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  130. #endif
  131. #if (MAX_QE_RISC == 4)
  132. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  133. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  134. #else
  135. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  136. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  137. #endif
  138. .tx_bd_ring_len = 16,
  139. .rx_bd_ring_len = 16,
  140. .phy_address = CONFIG_SYS_UEC4_PHY_ADDR,
  141. .enet_interface = CONFIG_SYS_UEC4_INTERFACE_MODE,
  142. };
  143. #endif
  144. #ifdef CONFIG_UEC_ETH5
  145. static uec_info_t eth5_uec_info = {
  146. .uf_info = {
  147. .ucc_num = CONFIG_SYS_UEC5_UCC_NUM,
  148. .rx_clock = CONFIG_SYS_UEC5_RX_CLK,
  149. .tx_clock = CONFIG_SYS_UEC5_TX_CLK,
  150. .eth_type = CONFIG_SYS_UEC5_ETH_TYPE,
  151. },
  152. #if (CONFIG_SYS_UEC5_ETH_TYPE == FAST_ETH)
  153. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  154. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  155. #else
  156. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  157. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  158. #endif
  159. #if (MAX_QE_RISC == 4)
  160. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  161. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  162. #else
  163. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  164. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  165. #endif
  166. .tx_bd_ring_len = 16,
  167. .rx_bd_ring_len = 16,
  168. .phy_address = CONFIG_SYS_UEC5_PHY_ADDR,
  169. .enet_interface = CONFIG_SYS_UEC5_INTERFACE_MODE,
  170. };
  171. #endif
  172. #ifdef CONFIG_UEC_ETH6
  173. static uec_info_t eth6_uec_info = {
  174. .uf_info = {
  175. .ucc_num = CONFIG_SYS_UEC6_UCC_NUM,
  176. .rx_clock = CONFIG_SYS_UEC6_RX_CLK,
  177. .tx_clock = CONFIG_SYS_UEC6_TX_CLK,
  178. .eth_type = CONFIG_SYS_UEC6_ETH_TYPE,
  179. },
  180. #if (CONFIG_SYS_UEC6_ETH_TYPE == FAST_ETH)
  181. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  182. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  183. #else
  184. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  185. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  186. #endif
  187. #if (MAX_QE_RISC == 4)
  188. .risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS,
  189. .risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS,
  190. #else
  191. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  192. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  193. #endif
  194. .tx_bd_ring_len = 16,
  195. .rx_bd_ring_len = 16,
  196. .phy_address = CONFIG_SYS_UEC6_PHY_ADDR,
  197. .enet_interface = CONFIG_SYS_UEC6_INTERFACE_MODE,
  198. };
  199. #endif
  200. #define MAXCONTROLLERS (6)
  201. static struct eth_device *devlist[MAXCONTROLLERS];
  202. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  203. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  204. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  205. {
  206. uec_t *uec_regs;
  207. u32 maccfg1;
  208. if (!uec) {
  209. printf("%s: uec not initial\n", __FUNCTION__);
  210. return -EINVAL;
  211. }
  212. uec_regs = uec->uec_regs;
  213. maccfg1 = in_be32(&uec_regs->maccfg1);
  214. if (mode & COMM_DIR_TX) {
  215. maccfg1 |= MACCFG1_ENABLE_TX;
  216. out_be32(&uec_regs->maccfg1, maccfg1);
  217. uec->mac_tx_enabled = 1;
  218. }
  219. if (mode & COMM_DIR_RX) {
  220. maccfg1 |= MACCFG1_ENABLE_RX;
  221. out_be32(&uec_regs->maccfg1, maccfg1);
  222. uec->mac_rx_enabled = 1;
  223. }
  224. return 0;
  225. }
  226. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  227. {
  228. uec_t *uec_regs;
  229. u32 maccfg1;
  230. if (!uec) {
  231. printf("%s: uec not initial\n", __FUNCTION__);
  232. return -EINVAL;
  233. }
  234. uec_regs = uec->uec_regs;
  235. maccfg1 = in_be32(&uec_regs->maccfg1);
  236. if (mode & COMM_DIR_TX) {
  237. maccfg1 &= ~MACCFG1_ENABLE_TX;
  238. out_be32(&uec_regs->maccfg1, maccfg1);
  239. uec->mac_tx_enabled = 0;
  240. }
  241. if (mode & COMM_DIR_RX) {
  242. maccfg1 &= ~MACCFG1_ENABLE_RX;
  243. out_be32(&uec_regs->maccfg1, maccfg1);
  244. uec->mac_rx_enabled = 0;
  245. }
  246. return 0;
  247. }
  248. static int uec_graceful_stop_tx(uec_private_t *uec)
  249. {
  250. ucc_fast_t *uf_regs;
  251. u32 cecr_subblock;
  252. u32 ucce;
  253. if (!uec || !uec->uccf) {
  254. printf("%s: No handle passed.\n", __FUNCTION__);
  255. return -EINVAL;
  256. }
  257. uf_regs = uec->uccf->uf_regs;
  258. /* Clear the grace stop event */
  259. out_be32(&uf_regs->ucce, UCCE_GRA);
  260. /* Issue host command */
  261. cecr_subblock =
  262. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  263. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  264. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  265. /* Wait for command to complete */
  266. do {
  267. ucce = in_be32(&uf_regs->ucce);
  268. } while (! (ucce & UCCE_GRA));
  269. uec->grace_stopped_tx = 1;
  270. return 0;
  271. }
  272. static int uec_graceful_stop_rx(uec_private_t *uec)
  273. {
  274. u32 cecr_subblock;
  275. u8 ack;
  276. if (!uec) {
  277. printf("%s: No handle passed.\n", __FUNCTION__);
  278. return -EINVAL;
  279. }
  280. if (!uec->p_rx_glbl_pram) {
  281. printf("%s: No init rx global parameter\n", __FUNCTION__);
  282. return -EINVAL;
  283. }
  284. /* Clear acknowledge bit */
  285. ack = uec->p_rx_glbl_pram->rxgstpack;
  286. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  287. uec->p_rx_glbl_pram->rxgstpack = ack;
  288. /* Keep issuing cmd and checking ack bit until it is asserted */
  289. do {
  290. /* Issue host command */
  291. cecr_subblock =
  292. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  293. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  294. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  295. ack = uec->p_rx_glbl_pram->rxgstpack;
  296. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  297. uec->grace_stopped_rx = 1;
  298. return 0;
  299. }
  300. static int uec_restart_tx(uec_private_t *uec)
  301. {
  302. u32 cecr_subblock;
  303. if (!uec || !uec->uec_info) {
  304. printf("%s: No handle passed.\n", __FUNCTION__);
  305. return -EINVAL;
  306. }
  307. cecr_subblock =
  308. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  309. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  310. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  311. uec->grace_stopped_tx = 0;
  312. return 0;
  313. }
  314. static int uec_restart_rx(uec_private_t *uec)
  315. {
  316. u32 cecr_subblock;
  317. if (!uec || !uec->uec_info) {
  318. printf("%s: No handle passed.\n", __FUNCTION__);
  319. return -EINVAL;
  320. }
  321. cecr_subblock =
  322. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  323. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  324. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  325. uec->grace_stopped_rx = 0;
  326. return 0;
  327. }
  328. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  329. {
  330. ucc_fast_private_t *uccf;
  331. if (!uec || !uec->uccf) {
  332. printf("%s: No handle passed.\n", __FUNCTION__);
  333. return -EINVAL;
  334. }
  335. uccf = uec->uccf;
  336. /* check if the UCC number is in range. */
  337. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  338. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  339. return -EINVAL;
  340. }
  341. /* Enable MAC */
  342. uec_mac_enable(uec, mode);
  343. /* Enable UCC fast */
  344. ucc_fast_enable(uccf, mode);
  345. /* RISC microcode start */
  346. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  347. uec_restart_tx(uec);
  348. }
  349. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  350. uec_restart_rx(uec);
  351. }
  352. return 0;
  353. }
  354. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  355. {
  356. ucc_fast_private_t *uccf;
  357. if (!uec || !uec->uccf) {
  358. printf("%s: No handle passed.\n", __FUNCTION__);
  359. return -EINVAL;
  360. }
  361. uccf = uec->uccf;
  362. /* check if the UCC number is in range. */
  363. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  364. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  365. return -EINVAL;
  366. }
  367. /* Stop any transmissions */
  368. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  369. uec_graceful_stop_tx(uec);
  370. }
  371. /* Stop any receptions */
  372. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  373. uec_graceful_stop_rx(uec);
  374. }
  375. /* Disable the UCC fast */
  376. ucc_fast_disable(uec->uccf, mode);
  377. /* Disable the MAC */
  378. uec_mac_disable(uec, mode);
  379. return 0;
  380. }
  381. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  382. {
  383. uec_t *uec_regs;
  384. u32 maccfg2;
  385. if (!uec) {
  386. printf("%s: uec not initial\n", __FUNCTION__);
  387. return -EINVAL;
  388. }
  389. uec_regs = uec->uec_regs;
  390. if (duplex == DUPLEX_HALF) {
  391. maccfg2 = in_be32(&uec_regs->maccfg2);
  392. maccfg2 &= ~MACCFG2_FDX;
  393. out_be32(&uec_regs->maccfg2, maccfg2);
  394. }
  395. if (duplex == DUPLEX_FULL) {
  396. maccfg2 = in_be32(&uec_regs->maccfg2);
  397. maccfg2 |= MACCFG2_FDX;
  398. out_be32(&uec_regs->maccfg2, maccfg2);
  399. }
  400. return 0;
  401. }
  402. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  403. {
  404. enet_interface_e enet_if_mode;
  405. uec_info_t *uec_info;
  406. uec_t *uec_regs;
  407. u32 upsmr;
  408. u32 maccfg2;
  409. if (!uec) {
  410. printf("%s: uec not initial\n", __FUNCTION__);
  411. return -EINVAL;
  412. }
  413. uec_info = uec->uec_info;
  414. uec_regs = uec->uec_regs;
  415. enet_if_mode = if_mode;
  416. maccfg2 = in_be32(&uec_regs->maccfg2);
  417. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  418. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  419. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  420. switch (enet_if_mode) {
  421. case ENET_100_MII:
  422. case ENET_10_MII:
  423. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  424. break;
  425. case ENET_1000_GMII:
  426. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  427. break;
  428. case ENET_1000_TBI:
  429. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  430. upsmr |= UPSMR_TBIM;
  431. break;
  432. case ENET_1000_RTBI:
  433. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  434. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  435. break;
  436. case ENET_1000_RGMII_RXID:
  437. case ENET_1000_RGMII_ID:
  438. case ENET_1000_RGMII:
  439. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  440. upsmr |= UPSMR_RPM;
  441. break;
  442. case ENET_100_RGMII:
  443. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  444. upsmr |= UPSMR_RPM;
  445. break;
  446. case ENET_10_RGMII:
  447. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  448. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  449. break;
  450. case ENET_100_RMII:
  451. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  452. upsmr |= UPSMR_RMM;
  453. break;
  454. case ENET_10_RMII:
  455. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  456. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  457. break;
  458. default:
  459. return -EINVAL;
  460. break;
  461. }
  462. out_be32(&uec_regs->maccfg2, maccfg2);
  463. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  464. return 0;
  465. }
  466. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  467. {
  468. uint timeout = 0x1000;
  469. u32 miimcfg = 0;
  470. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  471. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  472. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  473. /* Wait until the bus is free */
  474. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  475. if (timeout <= 0) {
  476. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  477. return -ETIMEDOUT;
  478. }
  479. return 0;
  480. }
  481. static int init_phy(struct eth_device *dev)
  482. {
  483. uec_private_t *uec;
  484. uec_mii_t *umii_regs;
  485. struct uec_mii_info *mii_info;
  486. struct phy_info *curphy;
  487. int err;
  488. uec = (uec_private_t *)dev->priv;
  489. umii_regs = uec->uec_mii_regs;
  490. uec->oldlink = 0;
  491. uec->oldspeed = 0;
  492. uec->oldduplex = -1;
  493. mii_info = malloc(sizeof(*mii_info));
  494. if (!mii_info) {
  495. printf("%s: Could not allocate mii_info", dev->name);
  496. return -ENOMEM;
  497. }
  498. memset(mii_info, 0, sizeof(*mii_info));
  499. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  500. mii_info->speed = SPEED_1000;
  501. } else {
  502. mii_info->speed = SPEED_100;
  503. }
  504. mii_info->duplex = DUPLEX_FULL;
  505. mii_info->pause = 0;
  506. mii_info->link = 1;
  507. mii_info->advertising = (ADVERTISED_10baseT_Half |
  508. ADVERTISED_10baseT_Full |
  509. ADVERTISED_100baseT_Half |
  510. ADVERTISED_100baseT_Full |
  511. ADVERTISED_1000baseT_Full);
  512. mii_info->autoneg = 1;
  513. mii_info->mii_id = uec->uec_info->phy_address;
  514. mii_info->dev = dev;
  515. mii_info->mdio_read = &uec_read_phy_reg;
  516. mii_info->mdio_write = &uec_write_phy_reg;
  517. uec->mii_info = mii_info;
  518. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  519. if (init_mii_management_configuration(umii_regs)) {
  520. printf("%s: The MII Bus is stuck!", dev->name);
  521. err = -1;
  522. goto bus_fail;
  523. }
  524. /* get info for this PHY */
  525. curphy = uec_get_phy_info(uec->mii_info);
  526. if (!curphy) {
  527. printf("%s: No PHY found", dev->name);
  528. err = -1;
  529. goto no_phy;
  530. }
  531. mii_info->phyinfo = curphy;
  532. /* Run the commands which initialize the PHY */
  533. if (curphy->init) {
  534. err = curphy->init(uec->mii_info);
  535. if (err)
  536. goto phy_init_fail;
  537. }
  538. return 0;
  539. phy_init_fail:
  540. no_phy:
  541. bus_fail:
  542. free(mii_info);
  543. return err;
  544. }
  545. static void adjust_link(struct eth_device *dev)
  546. {
  547. uec_private_t *uec = (uec_private_t *)dev->priv;
  548. uec_t *uec_regs;
  549. struct uec_mii_info *mii_info = uec->mii_info;
  550. extern void change_phy_interface_mode(struct eth_device *dev,
  551. enet_interface_e mode);
  552. uec_regs = uec->uec_regs;
  553. if (mii_info->link) {
  554. /* Now we make sure that we can be in full duplex mode.
  555. * If not, we operate in half-duplex mode. */
  556. if (mii_info->duplex != uec->oldduplex) {
  557. if (!(mii_info->duplex)) {
  558. uec_set_mac_duplex(uec, DUPLEX_HALF);
  559. printf("%s: Half Duplex\n", dev->name);
  560. } else {
  561. uec_set_mac_duplex(uec, DUPLEX_FULL);
  562. printf("%s: Full Duplex\n", dev->name);
  563. }
  564. uec->oldduplex = mii_info->duplex;
  565. }
  566. if (mii_info->speed != uec->oldspeed) {
  567. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  568. switch (mii_info->speed) {
  569. case 1000:
  570. break;
  571. case 100:
  572. printf ("switching to rgmii 100\n");
  573. /* change phy to rgmii 100 */
  574. change_phy_interface_mode(dev,
  575. ENET_100_RGMII);
  576. /* change the MAC interface mode */
  577. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  578. break;
  579. case 10:
  580. printf ("switching to rgmii 10\n");
  581. /* change phy to rgmii 10 */
  582. change_phy_interface_mode(dev,
  583. ENET_10_RGMII);
  584. /* change the MAC interface mode */
  585. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  586. break;
  587. default:
  588. printf("%s: Ack,Speed(%d)is illegal\n",
  589. dev->name, mii_info->speed);
  590. break;
  591. }
  592. }
  593. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  594. uec->oldspeed = mii_info->speed;
  595. }
  596. if (!uec->oldlink) {
  597. printf("%s: Link is up\n", dev->name);
  598. uec->oldlink = 1;
  599. }
  600. } else { /* if (mii_info->link) */
  601. if (uec->oldlink) {
  602. printf("%s: Link is down\n", dev->name);
  603. uec->oldlink = 0;
  604. uec->oldspeed = 0;
  605. uec->oldduplex = -1;
  606. }
  607. }
  608. }
  609. static void phy_change(struct eth_device *dev)
  610. {
  611. uec_private_t *uec = (uec_private_t *)dev->priv;
  612. /* Update the link, speed, duplex */
  613. uec->mii_info->phyinfo->read_status(uec->mii_info);
  614. /* Adjust the interface according to speed */
  615. adjust_link(dev);
  616. }
  617. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  618. && !defined(BITBANGMII)
  619. /*
  620. * Find a device index from the devlist by name
  621. *
  622. * Returns:
  623. * The index where the device is located, -1 on error
  624. */
  625. static int uec_miiphy_find_dev_by_name(char *devname)
  626. {
  627. int i;
  628. for (i = 0; i < MAXCONTROLLERS; i++) {
  629. if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) {
  630. break;
  631. }
  632. }
  633. /* If device cannot be found, returns -1 */
  634. if (i == MAXCONTROLLERS) {
  635. debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname);
  636. i = -1;
  637. }
  638. return i;
  639. }
  640. /*
  641. * Read a MII PHY register.
  642. *
  643. * Returns:
  644. * 0 on success
  645. */
  646. static int uec_miiphy_read(char *devname, unsigned char addr,
  647. unsigned char reg, unsigned short *value)
  648. {
  649. int devindex = 0;
  650. if (devname == NULL || value == NULL) {
  651. debug("%s: NULL pointer given\n", __FUNCTION__);
  652. } else {
  653. devindex = uec_miiphy_find_dev_by_name(devname);
  654. if (devindex >= 0) {
  655. *value = uec_read_phy_reg(devlist[devindex], addr, reg);
  656. }
  657. }
  658. return 0;
  659. }
  660. /*
  661. * Write a MII PHY register.
  662. *
  663. * Returns:
  664. * 0 on success
  665. */
  666. static int uec_miiphy_write(char *devname, unsigned char addr,
  667. unsigned char reg, unsigned short value)
  668. {
  669. int devindex = 0;
  670. if (devname == NULL) {
  671. debug("%s: NULL pointer given\n", __FUNCTION__);
  672. } else {
  673. devindex = uec_miiphy_find_dev_by_name(devname);
  674. if (devindex >= 0) {
  675. uec_write_phy_reg(devlist[devindex], addr, reg, value);
  676. }
  677. }
  678. return 0;
  679. }
  680. #endif
  681. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  682. {
  683. uec_t *uec_regs;
  684. u32 mac_addr1;
  685. u32 mac_addr2;
  686. if (!uec) {
  687. printf("%s: uec not initial\n", __FUNCTION__);
  688. return -EINVAL;
  689. }
  690. uec_regs = uec->uec_regs;
  691. /* if a station address of 0x12345678ABCD, perform a write to
  692. MACSTNADDR1 of 0xCDAB7856,
  693. MACSTNADDR2 of 0x34120000 */
  694. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  695. (mac_addr[3] << 8) | (mac_addr[2]);
  696. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  697. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  698. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  699. return 0;
  700. }
  701. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  702. int *threads_num_ret)
  703. {
  704. int num_threads_numerica;
  705. switch (threads_num) {
  706. case UEC_NUM_OF_THREADS_1:
  707. num_threads_numerica = 1;
  708. break;
  709. case UEC_NUM_OF_THREADS_2:
  710. num_threads_numerica = 2;
  711. break;
  712. case UEC_NUM_OF_THREADS_4:
  713. num_threads_numerica = 4;
  714. break;
  715. case UEC_NUM_OF_THREADS_6:
  716. num_threads_numerica = 6;
  717. break;
  718. case UEC_NUM_OF_THREADS_8:
  719. num_threads_numerica = 8;
  720. break;
  721. default:
  722. printf("%s: Bad number of threads value.",
  723. __FUNCTION__);
  724. return -EINVAL;
  725. }
  726. *threads_num_ret = num_threads_numerica;
  727. return 0;
  728. }
  729. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  730. {
  731. uec_info_t *uec_info;
  732. u32 end_bd;
  733. u8 bmrx = 0;
  734. int i;
  735. uec_info = uec->uec_info;
  736. /* Alloc global Tx parameter RAM page */
  737. uec->tx_glbl_pram_offset = qe_muram_alloc(
  738. sizeof(uec_tx_global_pram_t),
  739. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  740. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  741. qe_muram_addr(uec->tx_glbl_pram_offset);
  742. /* Zero the global Tx prameter RAM */
  743. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  744. /* Init global Tx parameter RAM */
  745. /* TEMODER, RMON statistics disable, one Tx queue */
  746. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  747. /* SQPTR */
  748. uec->send_q_mem_reg_offset = qe_muram_alloc(
  749. sizeof(uec_send_queue_qd_t),
  750. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  751. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  752. qe_muram_addr(uec->send_q_mem_reg_offset);
  753. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  754. /* Setup the table with TxBDs ring */
  755. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  756. * SIZEOFBD;
  757. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  758. (u32)(uec->p_tx_bd_ring));
  759. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  760. end_bd);
  761. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  762. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  763. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  764. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  765. /* TSTATE, global snooping, big endian, the CSB bus selected */
  766. bmrx = BMR_INIT_VALUE;
  767. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  768. /* IPH_Offset */
  769. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  770. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  771. }
  772. /* VTAG table */
  773. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  774. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  775. }
  776. /* TQPTR */
  777. uec->thread_dat_tx_offset = qe_muram_alloc(
  778. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  779. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  780. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  781. qe_muram_addr(uec->thread_dat_tx_offset);
  782. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  783. }
  784. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  785. {
  786. u8 bmrx = 0;
  787. int i;
  788. uec_82xx_address_filtering_pram_t *p_af_pram;
  789. /* Allocate global Rx parameter RAM page */
  790. uec->rx_glbl_pram_offset = qe_muram_alloc(
  791. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  792. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  793. qe_muram_addr(uec->rx_glbl_pram_offset);
  794. /* Zero Global Rx parameter RAM */
  795. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  796. /* Init global Rx parameter RAM */
  797. /* REMODER, Extended feature mode disable, VLAN disable,
  798. LossLess flow control disable, Receive firmware statisic disable,
  799. Extended address parsing mode disable, One Rx queues,
  800. Dynamic maximum/minimum frame length disable, IP checksum check
  801. disable, IP address alignment disable
  802. */
  803. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  804. /* RQPTR */
  805. uec->thread_dat_rx_offset = qe_muram_alloc(
  806. num_threads_rx * sizeof(uec_thread_data_rx_t),
  807. UEC_THREAD_DATA_ALIGNMENT);
  808. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  809. qe_muram_addr(uec->thread_dat_rx_offset);
  810. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  811. /* Type_or_Len */
  812. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  813. /* RxRMON base pointer, we don't need it */
  814. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  815. /* IntCoalescingPTR, we don't need it, no interrupt */
  816. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  817. /* RSTATE, global snooping, big endian, the CSB bus selected */
  818. bmrx = BMR_INIT_VALUE;
  819. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  820. /* MRBLR */
  821. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  822. /* RBDQPTR */
  823. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  824. sizeof(uec_rx_bd_queues_entry_t) + \
  825. sizeof(uec_rx_prefetched_bds_t),
  826. UEC_RX_BD_QUEUES_ALIGNMENT);
  827. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  828. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  829. /* Zero it */
  830. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  831. sizeof(uec_rx_prefetched_bds_t));
  832. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  833. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  834. (u32)uec->p_rx_bd_ring);
  835. /* MFLR */
  836. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  837. /* MINFLR */
  838. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  839. /* MAXD1 */
  840. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  841. /* MAXD2 */
  842. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  843. /* ECAM_PTR */
  844. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  845. /* L2QT */
  846. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  847. /* L3QT */
  848. for (i = 0; i < 8; i++) {
  849. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  850. }
  851. /* VLAN_TYPE */
  852. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  853. /* TCI */
  854. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  855. /* Clear PQ2 style address filtering hash table */
  856. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  857. uec->p_rx_glbl_pram->addressfiltering;
  858. p_af_pram->iaddr_h = 0;
  859. p_af_pram->iaddr_l = 0;
  860. p_af_pram->gaddr_h = 0;
  861. p_af_pram->gaddr_l = 0;
  862. }
  863. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  864. int thread_tx, int thread_rx)
  865. {
  866. uec_init_cmd_pram_t *p_init_enet_param;
  867. u32 init_enet_param_offset;
  868. uec_info_t *uec_info;
  869. int i;
  870. int snum;
  871. u32 init_enet_offset;
  872. u32 entry_val;
  873. u32 command;
  874. u32 cecr_subblock;
  875. uec_info = uec->uec_info;
  876. /* Allocate init enet command parameter */
  877. uec->init_enet_param_offset = qe_muram_alloc(
  878. sizeof(uec_init_cmd_pram_t), 4);
  879. init_enet_param_offset = uec->init_enet_param_offset;
  880. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  881. qe_muram_addr(uec->init_enet_param_offset);
  882. /* Zero init enet command struct */
  883. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  884. /* Init the command struct */
  885. p_init_enet_param = uec->p_init_enet_param;
  886. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  887. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  888. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  889. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  890. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  891. p_init_enet_param->largestexternallookupkeysize = 0;
  892. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  893. << ENET_INIT_PARAM_RGF_SHIFT;
  894. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  895. << ENET_INIT_PARAM_TGF_SHIFT;
  896. /* Init Rx global parameter pointer */
  897. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  898. (u32)uec_info->risc_rx;
  899. /* Init Rx threads */
  900. for (i = 0; i < (thread_rx + 1); i++) {
  901. if ((snum = qe_get_snum()) < 0) {
  902. printf("%s can not get snum\n", __FUNCTION__);
  903. return -ENOMEM;
  904. }
  905. if (i==0) {
  906. init_enet_offset = 0;
  907. } else {
  908. init_enet_offset = qe_muram_alloc(
  909. sizeof(uec_thread_rx_pram_t),
  910. UEC_THREAD_RX_PRAM_ALIGNMENT);
  911. }
  912. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  913. init_enet_offset | (u32)uec_info->risc_rx;
  914. p_init_enet_param->rxthread[i] = entry_val;
  915. }
  916. /* Init Tx global parameter pointer */
  917. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  918. (u32)uec_info->risc_tx;
  919. /* Init Tx threads */
  920. for (i = 0; i < thread_tx; i++) {
  921. if ((snum = qe_get_snum()) < 0) {
  922. printf("%s can not get snum\n", __FUNCTION__);
  923. return -ENOMEM;
  924. }
  925. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  926. UEC_THREAD_TX_PRAM_ALIGNMENT);
  927. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  928. init_enet_offset | (u32)uec_info->risc_tx;
  929. p_init_enet_param->txthread[i] = entry_val;
  930. }
  931. __asm__ __volatile__("sync");
  932. /* Issue QE command */
  933. command = QE_INIT_TX_RX;
  934. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  935. uec->uec_info->uf_info.ucc_num);
  936. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  937. init_enet_param_offset);
  938. return 0;
  939. }
  940. static int uec_startup(uec_private_t *uec)
  941. {
  942. uec_info_t *uec_info;
  943. ucc_fast_info_t *uf_info;
  944. ucc_fast_private_t *uccf;
  945. ucc_fast_t *uf_regs;
  946. uec_t *uec_regs;
  947. int num_threads_tx;
  948. int num_threads_rx;
  949. u32 utbipar;
  950. enet_interface_e enet_interface;
  951. u32 length;
  952. u32 align;
  953. qe_bd_t *bd;
  954. u8 *buf;
  955. int i;
  956. if (!uec || !uec->uec_info) {
  957. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  958. return -EINVAL;
  959. }
  960. uec_info = uec->uec_info;
  961. uf_info = &(uec_info->uf_info);
  962. /* Check if Rx BD ring len is illegal */
  963. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  964. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  965. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  966. __FUNCTION__);
  967. return -EINVAL;
  968. }
  969. /* Check if Tx BD ring len is illegal */
  970. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  971. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  972. __FUNCTION__);
  973. return -EINVAL;
  974. }
  975. /* Check if MRBLR is illegal */
  976. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  977. printf("%s: max rx buffer length must be mutliple of 128.\n",
  978. __FUNCTION__);
  979. return -EINVAL;
  980. }
  981. /* Both Rx and Tx are stopped */
  982. uec->grace_stopped_rx = 1;
  983. uec->grace_stopped_tx = 1;
  984. /* Init UCC fast */
  985. if (ucc_fast_init(uf_info, &uccf)) {
  986. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  987. return -ENOMEM;
  988. }
  989. /* Save uccf */
  990. uec->uccf = uccf;
  991. /* Convert the Tx threads number */
  992. if (uec_convert_threads_num(uec_info->num_threads_tx,
  993. &num_threads_tx)) {
  994. return -EINVAL;
  995. }
  996. /* Convert the Rx threads number */
  997. if (uec_convert_threads_num(uec_info->num_threads_rx,
  998. &num_threads_rx)) {
  999. return -EINVAL;
  1000. }
  1001. uf_regs = uccf->uf_regs;
  1002. /* UEC register is following UCC fast registers */
  1003. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  1004. /* Save the UEC register pointer to UEC private struct */
  1005. uec->uec_regs = uec_regs;
  1006. /* Init UPSMR, enable hardware statistics (UCC) */
  1007. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  1008. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  1009. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  1010. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  1011. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  1012. /* Setup MAC interface mode */
  1013. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  1014. /* Setup MII management base */
  1015. #ifndef CONFIG_eTSEC_MDIO_BUS
  1016. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  1017. #else
  1018. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  1019. #endif
  1020. /* Setup MII master clock source */
  1021. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  1022. /* Setup UTBIPAR */
  1023. utbipar = in_be32(&uec_regs->utbipar);
  1024. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  1025. enet_interface = uec->uec_info->enet_interface;
  1026. if (enet_interface == ENET_1000_TBI ||
  1027. enet_interface == ENET_1000_RTBI) {
  1028. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  1029. << UTBIPAR_PHY_ADDRESS_SHIFT;
  1030. } else {
  1031. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  1032. << UTBIPAR_PHY_ADDRESS_SHIFT;
  1033. }
  1034. out_be32(&uec_regs->utbipar, utbipar);
  1035. /* Allocate Tx BDs */
  1036. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  1037. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  1038. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  1039. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  1040. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  1041. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  1042. }
  1043. align = UEC_TX_BD_RING_ALIGNMENT;
  1044. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  1045. if (uec->tx_bd_ring_offset != 0) {
  1046. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  1047. & ~(align - 1));
  1048. }
  1049. /* Zero all of Tx BDs */
  1050. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  1051. /* Allocate Rx BDs */
  1052. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  1053. align = UEC_RX_BD_RING_ALIGNMENT;
  1054. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  1055. if (uec->rx_bd_ring_offset != 0) {
  1056. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  1057. & ~(align - 1));
  1058. }
  1059. /* Zero all of Rx BDs */
  1060. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  1061. /* Allocate Rx buffer */
  1062. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  1063. align = UEC_RX_DATA_BUF_ALIGNMENT;
  1064. uec->rx_buf_offset = (u32)malloc(length + align);
  1065. if (uec->rx_buf_offset != 0) {
  1066. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  1067. & ~(align - 1));
  1068. }
  1069. /* Zero all of the Rx buffer */
  1070. memset((void *)(uec->rx_buf_offset), 0, length + align);
  1071. /* Init TxBD ring */
  1072. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  1073. uec->txBd = bd;
  1074. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  1075. BD_DATA_CLEAR(bd);
  1076. BD_STATUS_SET(bd, 0);
  1077. BD_LENGTH_SET(bd, 0);
  1078. bd ++;
  1079. }
  1080. BD_STATUS_SET((--bd), TxBD_WRAP);
  1081. /* Init RxBD ring */
  1082. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  1083. uec->rxBd = bd;
  1084. buf = uec->p_rx_buf;
  1085. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  1086. BD_DATA_SET(bd, buf);
  1087. BD_LENGTH_SET(bd, 0);
  1088. BD_STATUS_SET(bd, RxBD_EMPTY);
  1089. buf += MAX_RXBUF_LEN;
  1090. bd ++;
  1091. }
  1092. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  1093. /* Init global Tx parameter RAM */
  1094. uec_init_tx_parameter(uec, num_threads_tx);
  1095. /* Init global Rx parameter RAM */
  1096. uec_init_rx_parameter(uec, num_threads_rx);
  1097. /* Init ethernet Tx and Rx parameter command */
  1098. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  1099. num_threads_rx)) {
  1100. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  1101. return -ENOMEM;
  1102. }
  1103. return 0;
  1104. }
  1105. static int uec_init(struct eth_device* dev, bd_t *bd)
  1106. {
  1107. uec_private_t *uec;
  1108. int err, i;
  1109. struct phy_info *curphy;
  1110. uec = (uec_private_t *)dev->priv;
  1111. if (uec->the_first_run == 0) {
  1112. err = init_phy(dev);
  1113. if (err) {
  1114. printf("%s: Cannot initialize PHY, aborting.\n",
  1115. dev->name);
  1116. return err;
  1117. }
  1118. curphy = uec->mii_info->phyinfo;
  1119. if (curphy->config_aneg) {
  1120. err = curphy->config_aneg(uec->mii_info);
  1121. if (err) {
  1122. printf("%s: Can't negotiate PHY\n", dev->name);
  1123. return err;
  1124. }
  1125. }
  1126. /* Give PHYs up to 5 sec to report a link */
  1127. i = 50;
  1128. do {
  1129. err = curphy->read_status(uec->mii_info);
  1130. udelay(100000);
  1131. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1132. if (err || i <= 0)
  1133. printf("warning: %s: timeout on PHY link\n", dev->name);
  1134. uec->the_first_run = 1;
  1135. }
  1136. /* Set up the MAC address */
  1137. if (dev->enetaddr[0] & 0x01) {
  1138. printf("%s: MacAddress is multcast address\n",
  1139. __FUNCTION__);
  1140. return -1;
  1141. }
  1142. uec_set_mac_address(uec, dev->enetaddr);
  1143. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1144. if (err) {
  1145. printf("%s: cannot enable UEC device\n", dev->name);
  1146. return -1;
  1147. }
  1148. phy_change(dev);
  1149. return (uec->mii_info->link ? 0 : -1);
  1150. }
  1151. static void uec_halt(struct eth_device* dev)
  1152. {
  1153. uec_private_t *uec = (uec_private_t *)dev->priv;
  1154. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1155. }
  1156. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1157. {
  1158. uec_private_t *uec;
  1159. ucc_fast_private_t *uccf;
  1160. volatile qe_bd_t *bd;
  1161. u16 status;
  1162. int i;
  1163. int result = 0;
  1164. uec = (uec_private_t *)dev->priv;
  1165. uccf = uec->uccf;
  1166. bd = uec->txBd;
  1167. /* Find an empty TxBD */
  1168. for (i = 0; bd->status & TxBD_READY; i++) {
  1169. if (i > 0x100000) {
  1170. printf("%s: tx buffer not ready\n", dev->name);
  1171. return result;
  1172. }
  1173. }
  1174. /* Init TxBD */
  1175. BD_DATA_SET(bd, buf);
  1176. BD_LENGTH_SET(bd, len);
  1177. status = bd->status;
  1178. status &= BD_WRAP;
  1179. status |= (TxBD_READY | TxBD_LAST);
  1180. BD_STATUS_SET(bd, status);
  1181. /* Tell UCC to transmit the buffer */
  1182. ucc_fast_transmit_on_demand(uccf);
  1183. /* Wait for buffer to be transmitted */
  1184. for (i = 0; bd->status & TxBD_READY; i++) {
  1185. if (i > 0x100000) {
  1186. printf("%s: tx error\n", dev->name);
  1187. return result;
  1188. }
  1189. }
  1190. /* Ok, the buffer be transimitted */
  1191. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1192. uec->txBd = bd;
  1193. result = 1;
  1194. return result;
  1195. }
  1196. static int uec_recv(struct eth_device* dev)
  1197. {
  1198. uec_private_t *uec = dev->priv;
  1199. volatile qe_bd_t *bd;
  1200. u16 status;
  1201. u16 len;
  1202. u8 *data;
  1203. bd = uec->rxBd;
  1204. status = bd->status;
  1205. while (!(status & RxBD_EMPTY)) {
  1206. if (!(status & RxBD_ERROR)) {
  1207. data = BD_DATA(bd);
  1208. len = BD_LENGTH(bd);
  1209. NetReceive(data, len);
  1210. } else {
  1211. printf("%s: Rx error\n", dev->name);
  1212. }
  1213. status &= BD_CLEAN;
  1214. BD_LENGTH_SET(bd, 0);
  1215. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1216. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1217. status = bd->status;
  1218. }
  1219. uec->rxBd = bd;
  1220. return 1;
  1221. }
  1222. int uec_initialize(int index)
  1223. {
  1224. struct eth_device *dev;
  1225. int i;
  1226. uec_private_t *uec;
  1227. uec_info_t *uec_info;
  1228. int err;
  1229. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1230. if (!dev)
  1231. return 0;
  1232. memset(dev, 0, sizeof(struct eth_device));
  1233. /* Allocate the UEC private struct */
  1234. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1235. if (!uec) {
  1236. return -ENOMEM;
  1237. }
  1238. memset(uec, 0, sizeof(uec_private_t));
  1239. /* Init UEC private struct, they come from board.h */
  1240. uec_info = NULL;
  1241. if (index == 0) {
  1242. #ifdef CONFIG_UEC_ETH1
  1243. uec_info = &eth1_uec_info;
  1244. #endif
  1245. } else if (index == 1) {
  1246. #ifdef CONFIG_UEC_ETH2
  1247. uec_info = &eth2_uec_info;
  1248. #endif
  1249. } else if (index == 2) {
  1250. #ifdef CONFIG_UEC_ETH3
  1251. uec_info = &eth3_uec_info;
  1252. #endif
  1253. } else if (index == 3) {
  1254. #ifdef CONFIG_UEC_ETH4
  1255. uec_info = &eth4_uec_info;
  1256. #endif
  1257. } else if (index == 4) {
  1258. #ifdef CONFIG_UEC_ETH5
  1259. uec_info = &eth5_uec_info;
  1260. #endif
  1261. } else if (index == 5) {
  1262. #ifdef CONFIG_UEC_ETH6
  1263. uec_info = &eth6_uec_info;
  1264. #endif
  1265. } else {
  1266. printf("%s: index is illegal.\n", __FUNCTION__);
  1267. return -EINVAL;
  1268. }
  1269. devlist[index] = dev;
  1270. uec->uec_info = uec_info;
  1271. sprintf(dev->name, "FSL UEC%d", index);
  1272. dev->iobase = 0;
  1273. dev->priv = (void *)uec;
  1274. dev->init = uec_init;
  1275. dev->halt = uec_halt;
  1276. dev->send = uec_send;
  1277. dev->recv = uec_recv;
  1278. /* Clear the ethnet address */
  1279. for (i = 0; i < 6; i++)
  1280. dev->enetaddr[i] = 0;
  1281. eth_register(dev);
  1282. err = uec_startup(uec);
  1283. if (err) {
  1284. printf("%s: Cannot configure net device, aborting.",dev->name);
  1285. return err;
  1286. }
  1287. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1288. && !defined(BITBANGMII)
  1289. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1290. #endif
  1291. return 1;
  1292. }