vpac270.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Voipac PXA270 configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_VPAC270 1 /* Voipac PXA270 board */
  28. /*
  29. * Environment settings
  30. */
  31. #define CONFIG_ENV_OVERWRITE
  32. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  33. #define CONFIG_SYS_GBL_DATA_SIZE 128
  34. #define CONFIG_ARCH_CPU_INIT
  35. #define CONFIG_BOOTCOMMAND \
  36. "if mmc init && fatload mmc 0 0xa4000000 uImage; then " \
  37. "bootm 0xa4000000; " \
  38. "fi; " \
  39. "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
  40. "bootm 0xa4000000; " \
  41. "fi; " \
  42. "if ide reset && fatload ide 0 0xa4000000 uImage; then " \
  43. "bootm 0xa4000000; " \
  44. "fi; " \
  45. "bootm 0x60000;"
  46. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
  47. #define CONFIG_TIMESTAMP
  48. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  49. #define CONFIG_CMDLINE_TAG
  50. #define CONFIG_SETUP_MEMORY_TAGS
  51. #define CONFIG_SYS_TEXT_BASE 0x0
  52. #define CONFIG_LZMA /* LZMA compression support */
  53. /*
  54. * Serial Console Configuration
  55. */
  56. #define CONFIG_PXA_SERIAL
  57. #define CONFIG_FFUART 1
  58. #define CONFIG_BAUDRATE 115200
  59. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  60. /*
  61. * Bootloader Components Configuration
  62. */
  63. #include <config_cmd_default.h>
  64. #define CONFIG_CMD_NET
  65. #define CONFIG_CMD_ENV
  66. #undef CONFIG_CMD_IMLS
  67. #define CONFIG_CMD_MMC
  68. #define CONFIG_CMD_USB
  69. #undef CONFIG_LCD
  70. #define CONFIG_CMD_IDE
  71. #ifdef CONFIG_ONENAND_U_BOOT
  72. #undef CONFIG_CMD_FLASH
  73. #define CONFIG_CMD_ONENAND
  74. #else
  75. #define CONFIG_CMD_FLASH
  76. #undef CONFIG_CMD_ONENAND
  77. #endif
  78. /*
  79. * Networking Configuration
  80. * chip on the Voipac PXA270 board
  81. */
  82. #ifdef CONFIG_CMD_NET
  83. #define CONFIG_CMD_PING
  84. #define CONFIG_CMD_DHCP
  85. #define CONFIG_NET_MULTI 1
  86. #define CONFIG_DRIVER_DM9000 1
  87. #define CONFIG_DM9000_BASE 0x08000300 /* CS2 */
  88. #define DM9000_IO (CONFIG_DM9000_BASE)
  89. #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  90. #define CONFIG_NET_RETRY_COUNT 10
  91. #define CONFIG_BOOTP_BOOTFILESIZE
  92. #define CONFIG_BOOTP_BOOTPATH
  93. #define CONFIG_BOOTP_GATEWAY
  94. #define CONFIG_BOOTP_HOSTNAME
  95. #endif
  96. /*
  97. * MMC Card Configuration
  98. */
  99. #ifdef CONFIG_CMD_MMC
  100. #define CONFIG_MMC
  101. #define CONFIG_PXA_MMC
  102. #define CONFIG_SYS_MMC_BASE 0xF0000000
  103. #define CONFIG_CMD_FAT
  104. #define CONFIG_CMD_EXT2
  105. #define CONFIG_DOS_PARTITION
  106. #endif
  107. /*
  108. * KGDB
  109. */
  110. #ifdef CONFIG_CMD_KGDB
  111. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
  112. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  113. #endif
  114. /*
  115. * HUSH Shell Configuration
  116. */
  117. #define CONFIG_SYS_HUSH_PARSER 1
  118. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  119. #define CONFIG_SYS_LONGHELP
  120. #ifdef CONFIG_SYS_HUSH_PARSER
  121. #define CONFIG_SYS_PROMPT "$ "
  122. #else
  123. #define CONFIG_SYS_PROMPT "=> "
  124. #endif
  125. #define CONFIG_SYS_CBSIZE 256
  126. #define CONFIG_SYS_PBSIZE \
  127. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  128. #define CONFIG_SYS_MAXARGS 16
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  130. #define CONFIG_SYS_DEVICE_NULLDEV 1
  131. /*
  132. * Clock Configuration
  133. */
  134. #define CONFIG_SYS_HZ 1000 /* Timer @ 3250000 Hz */
  135. #define CONFIG_SYS_CPUSPEED 0x190 /* 312MHz */
  136. /*
  137. * Stack sizes
  138. */
  139. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  140. #ifdef CONFIG_USE_IRQ
  141. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  142. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  143. #endif
  144. /*
  145. * DRAM Map
  146. */
  147. #define CONFIG_NR_DRAM_BANKS 2 /* 2 banks of DRAM */
  148. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  149. #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
  150. #ifdef CONFIG_256M_U_BOOT
  151. #define PHYS_SDRAM_2 0x80000000 /* SDRAM Bank #2 */
  152. #define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
  153. #endif
  154. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  155. #ifdef CONFIG_256M_U_BOOT
  156. #define CONFIG_SYS_DRAM_SIZE 0x10000000 /* 256 MB DRAM */
  157. #else
  158. #define CONFIG_SYS_DRAM_SIZE 0x08000000 /* 128 MB DRAM */
  159. #endif
  160. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  161. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  162. #define CONFIG_SYS_LOAD_ADDR (0x5c000000)
  163. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  164. #define CONFIG_SYS_INIT_SP_ADDR \
  165. (PHYS_SDRAM_1 + CONFIG_SYS_GBL_DATA_SIZE + 2048)
  166. /*
  167. * NOR FLASH
  168. */
  169. #define CONFIG_SYS_MONITOR_BASE 0x0
  170. #define CONFIG_SYS_MONITOR_LEN 0x40000
  171. #define CONFIG_ENV_ADDR \
  172. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  173. #define CONFIG_ENV_SIZE 0x4000
  174. #if defined(CONFIG_CMD_FLASH) /* NOR */
  175. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  176. #ifdef CONFIG_256M_U_BOOT
  177. #define PHYS_FLASH_2 0x02000000 /* Flash Bank #2 */
  178. #endif
  179. #define CONFIG_SYS_FLASH_CFI
  180. #define CONFIG_FLASH_CFI_DRIVER 1
  181. #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
  182. #ifdef CONFIG_256M_U_BOOT
  183. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  184. #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, PHYS_FLASH_2 }
  185. #else
  186. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  187. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  188. #endif
  189. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
  190. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
  191. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  192. #define CONFIG_SYS_FLASH_PROTECTION 1
  193. #define CONFIG_ENV_IS_IN_FLASH 1
  194. /*
  195. * The first four sectors of the NOR flash are 0x8000 bytes big, the rest of the
  196. * flash consists of 0x20000 bytes big sectors.
  197. */
  198. #if (CONFIG_ENV_ADDR <= 0x18000)
  199. #define CONFIG_ENV_SECT_SIZE 0x8000
  200. #else
  201. #define CONFIG_ENV_SECT_SIZE 0x20000
  202. #endif
  203. #elif defined(CONFIG_CMD_ONENAND) /* OneNAND */
  204. #define CONFIG_SYS_NO_FLASH
  205. #define CONFIG_SYS_ONENAND_BASE 0x00000000
  206. #define CONFIG_ENV_IS_IN_ONENAND 1
  207. #define CONFIG_ENV_SECT_SIZE 0x20000
  208. #else /* No flash */
  209. #define CONFIG_SYS_NO_FLASH
  210. #define CONFIG_SYS_ENV_IS_NOWHERE
  211. #endif
  212. /*
  213. * IDE
  214. */
  215. #ifdef CONFIG_CMD_IDE
  216. #define CONFIG_LBA48
  217. #undef CONFIG_IDE_LED
  218. #undef CONFIG_IDE_RESET
  219. #define __io
  220. #define CONFIG_SYS_IDE_MAXBUS 1
  221. #define CONFIG_SYS_IDE_MAXDEVICE 1
  222. #define CONFIG_SYS_ATA_BASE_ADDR 0x0c000000
  223. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
  224. #define CONFIG_SYS_ATA_DATA_OFFSET 0x120
  225. #define CONFIG_SYS_ATA_REG_OFFSET 0x120
  226. #define CONFIG_SYS_ATA_ALT_OFFSET 0x120
  227. #define CONFIG_SYS_ATA_STRIDE 2
  228. #endif
  229. /*
  230. * GPIO settings
  231. */
  232. #define CONFIG_SYS_GPSR0_VAL 0x01308800
  233. #define CONFIG_SYS_GPSR1_VAL 0x00cf0000
  234. #define CONFIG_SYS_GPSR2_VAL 0x922ac000
  235. #define CONFIG_SYS_GPSR3_VAL 0x0161e800
  236. #define CONFIG_SYS_GPCR0_VAL 0x00010000
  237. #define CONFIG_SYS_GPCR1_VAL 0x0
  238. #define CONFIG_SYS_GPCR2_VAL 0x0
  239. #define CONFIG_SYS_GPCR3_VAL 0x0
  240. #define CONFIG_SYS_GPDR0_VAL 0xcbb18800
  241. #define CONFIG_SYS_GPDR1_VAL 0xfccfa981
  242. #define CONFIG_SYS_GPDR2_VAL 0x922affff
  243. #define CONFIG_SYS_GPDR3_VAL 0x0161e904
  244. #define CONFIG_SYS_GAFR0_L_VAL 0x00100000
  245. #define CONFIG_SYS_GAFR0_U_VAL 0xa5da8510
  246. #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
  247. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a0aa
  248. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  249. #define CONFIG_SYS_GAFR2_U_VAL 0x4109a401
  250. #define CONFIG_SYS_GAFR3_L_VAL 0x54010310
  251. #define CONFIG_SYS_GAFR3_U_VAL 0x00025401
  252. #define CONFIG_SYS_PSSR_VAL 0x30
  253. /*
  254. * Clock settings
  255. */
  256. #define CONFIG_SYS_CKEN 0x00500240
  257. #define CONFIG_SYS_CCCR 0x02000290
  258. /*
  259. * Memory settings
  260. */
  261. #define CONFIG_SYS_MSC0_VAL 0x3ffc95fa
  262. #define CONFIG_SYS_MSC1_VAL 0x02ccf974
  263. #define CONFIG_SYS_MSC2_VAL 0x00000000
  264. #ifdef CONFIG_256M_U_BOOT
  265. #define CONFIG_SYS_MDCNFG_VAL 0x8ad30ad3
  266. #else
  267. #define CONFIG_SYS_MDCNFG_VAL 0x88000ad3
  268. #endif
  269. #define CONFIG_SYS_MDREFR_VAL 0x201fe01e
  270. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  271. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  272. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  273. #define CONFIG_SYS_MEM_BUF_IMP 0x0f
  274. /*
  275. * PCMCIA and CF Interfaces
  276. */
  277. #define CONFIG_SYS_MECR_VAL 0x00000001
  278. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  279. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  280. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  281. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  282. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  283. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  284. /*
  285. * LCD
  286. */
  287. #ifdef CONFIG_LCD
  288. #define CONFIG_VOIPAC_LCD
  289. #endif
  290. /*
  291. * USB
  292. */
  293. #ifdef CONFIG_CMD_USB
  294. #define CONFIG_USB_OHCI_NEW
  295. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  296. #define CONFIG_SYS_USB_OHCI_BOARD_INIT
  297. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  298. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
  299. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "vpac270"
  300. #define CONFIG_USB_STORAGE
  301. #endif
  302. #endif /* __CONFIG_H */