xilinx_emac.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. *
  24. * Based on Xilinx drivers
  25. *
  26. */
  27. typedef struct {
  28. u32 regbaseaddress; /* Base address of registers */
  29. u32 databaseaddress; /* Base address of data for FIFOs */
  30. } xpacketfifov100b;
  31. typedef struct {
  32. u32 baseaddress; /* Base address (of IPIF) */
  33. u32 isstarted; /* Device is currently started 0-no, 1-yes */
  34. xpacketfifov100b recvfifo; /* FIFO used to receive frames */
  35. xpacketfifov100b sendfifo; /* FIFO used to send frames */
  36. } xemac;
  37. #define XIIF_V123B_IISR_OFFSET 32UL /* IP interrupt status register */
  38. #define XIIF_V123B_RESET_MASK 0xAUL
  39. #define XIIF_V123B_RESETR_OFFSET 64UL /* reset register */
  40. /* This constant is used with the Reset Register */
  41. #define XPF_RESET_FIFO_MASK 0x0000000A
  42. #define XPF_COUNT_STATUS_REG_OFFSET 4UL
  43. /* These constants are used with the Occupancy/Vacancy Count Register. This
  44. * register also contains FIFO status */
  45. #define XPF_COUNT_MASK 0x0000FFFF
  46. #define XPF_DEADLOCK_MASK 0x20000000
  47. /* Offset of the MAC registers from the IPIF base address */
  48. #define XEM_REG_OFFSET 0x1100UL
  49. /*
  50. * Register offsets for the Ethernet MAC. Each register is 32 bits.
  51. */
  52. #define XEM_ECR_OFFSET (XEM_REG_OFFSET + 0x4) /* MAC Control */
  53. #define XEM_SAH_OFFSET (XEM_REG_OFFSET + 0xC) /* Station addr, high */
  54. #define XEM_SAL_OFFSET (XEM_REG_OFFSET + 0x10) /* Station addr, low */
  55. #define XEM_RPLR_OFFSET (XEM_REG_OFFSET + 0x1C) /* Rx packet length */
  56. #define XEM_TPLR_OFFSET (XEM_REG_OFFSET + 0x20) /* Tx packet length */
  57. #define XEM_TSR_OFFSET (XEM_REG_OFFSET + 0x24) /* Tx status */
  58. #define XEM_PFIFO_OFFSET 0x2000UL
  59. /* Tx registers */
  60. #define XEM_PFIFO_TXREG_OFFSET (XEM_PFIFO_OFFSET + 0x0)
  61. /* Rx registers */
  62. #define XEM_PFIFO_RXREG_OFFSET (XEM_PFIFO_OFFSET + 0x10)
  63. /* Tx keyhole */
  64. #define XEM_PFIFO_TXDATA_OFFSET (XEM_PFIFO_OFFSET + 0x100)
  65. /* Rx keyhole */
  66. #define XEM_PFIFO_RXDATA_OFFSET (XEM_PFIFO_OFFSET + 0x200)
  67. /*
  68. * EMAC Interrupt Registers (Status and Enable) masks. These registers are
  69. * part of the IPIF IP Interrupt registers
  70. */
  71. /* A mask for all transmit interrupts, used in polled mode */
  72. #define XEM_EIR_XMIT_ALL_MASK (XEM_EIR_XMIT_DONE_MASK |\
  73. XEM_EIR_XMIT_ERROR_MASK | \
  74. XEM_EIR_XMIT_SFIFO_EMPTY_MASK |\
  75. XEM_EIR_XMIT_LFIFO_FULL_MASK)
  76. /* Xmit complete */
  77. #define XEM_EIR_XMIT_DONE_MASK 0x00000001UL
  78. /* Recv complete */
  79. #define XEM_EIR_RECV_DONE_MASK 0x00000002UL
  80. /* Xmit error */
  81. #define XEM_EIR_XMIT_ERROR_MASK 0x00000004UL
  82. /* Recv error */
  83. #define XEM_EIR_RECV_ERROR_MASK 0x00000008UL
  84. /* Xmit status fifo empty */
  85. #define XEM_EIR_XMIT_SFIFO_EMPTY_MASK 0x00000010UL
  86. /* Recv length fifo empty */
  87. #define XEM_EIR_RECV_LFIFO_EMPTY_MASK 0x00000020UL
  88. /* Xmit length fifo full */
  89. #define XEM_EIR_XMIT_LFIFO_FULL_MASK 0x00000040UL
  90. /* Recv length fifo overrun */
  91. #define XEM_EIR_RECV_LFIFO_OVER_MASK 0x00000080UL
  92. /* Recv length fifo underrun */
  93. #define XEM_EIR_RECV_LFIFO_UNDER_MASK 0x00000100UL
  94. /* Xmit status fifo overrun */
  95. #define XEM_EIR_XMIT_SFIFO_OVER_MASK 0x00000200UL
  96. /* Transmit status fifo underrun */
  97. #define XEM_EIR_XMIT_SFIFO_UNDER_MASK 0x00000400UL
  98. /* Transmit length fifo overrun */
  99. #define XEM_EIR_XMIT_LFIFO_OVER_MASK 0x00000800UL
  100. /* Transmit length fifo underrun */
  101. #define XEM_EIR_XMIT_LFIFO_UNDER_MASK 0x00001000UL
  102. /* Transmit pause pkt received */
  103. #define XEM_EIR_XMIT_PAUSE_MASK 0x00002000UL
  104. /*
  105. * EMAC Control Register (ECR)
  106. */
  107. /* Full duplex mode */
  108. #define XEM_ECR_FULL_DUPLEX_MASK 0x80000000UL
  109. /* Reset transmitter */
  110. #define XEM_ECR_XMIT_RESET_MASK 0x40000000UL
  111. /* Enable transmitter */
  112. #define XEM_ECR_XMIT_ENABLE_MASK 0x20000000UL
  113. /* Reset receiver */
  114. #define XEM_ECR_RECV_RESET_MASK 0x10000000UL
  115. /* Enable receiver */
  116. #define XEM_ECR_RECV_ENABLE_MASK 0x08000000UL
  117. /* Enable PHY */
  118. #define XEM_ECR_PHY_ENABLE_MASK 0x04000000UL
  119. /* Enable xmit pad insert */
  120. #define XEM_ECR_XMIT_PAD_ENABLE_MASK 0x02000000UL
  121. /* Enable xmit FCS insert */
  122. #define XEM_ECR_XMIT_FCS_ENABLE_MASK 0x01000000UL
  123. /* Enable unicast addr */
  124. #define XEM_ECR_UNICAST_ENABLE_MASK 0x00020000UL
  125. /* Enable broadcast addr */
  126. #define XEM_ECR_BROAD_ENABLE_MASK 0x00008000UL
  127. /*
  128. * Transmit Status Register (TSR)
  129. */
  130. /* Transmit excess deferral */
  131. #define XEM_TSR_EXCESS_DEFERRAL_MASK 0x80000000UL
  132. /* Transmit late collision */
  133. #define XEM_TSR_LATE_COLLISION_MASK 0x01000000UL