at91rm9200_ether.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. #include <common.h>
  2. #include <command.h>
  3. #include <asm/io.h>
  4. #include <net.h>
  5. /* ----- Ethernet Buffer definitions ----- */
  6. typedef struct {
  7. unsigned long addr,size;
  8. } rbf_t;
  9. #define RBF_ADDR 0xfffffffc
  10. #define RBF_OWNER (1<<0)
  11. #define RBF_WRAP (1<<1)
  12. #define RBF_BROADCAST (1<<31)
  13. #define RBF_MULTICAST (1<<30)
  14. #define RBF_UNICAST (1<<29)
  15. #define RBF_EXTERNAL (1<<28)
  16. #define RBF_UNKOWN (1<<27)
  17. #define RBF_SIZE 0x07ff
  18. #define RBF_LOCAL4 (1<<26)
  19. #define RBF_LOCAL3 (1<<25)
  20. #define RBF_LOCAL2 (1<<24)
  21. #define RBF_LOCAL1 (1<<23)
  22. #define RBF_FRAMEMAX 10
  23. #define RBF_FRAMEMEM 0x200000
  24. #define RBF_FRAMELEN 0x600
  25. #define RBF_FRAMEBTD RBF_FRAMEMEM
  26. #define RBF_FRAMEBUF (RBF_FRAMEMEM + RBF_FRAMEMAX*sizeof(rbf_t))
  27. /* stolen from mii.h */
  28. /* Generic MII registers. */
  29. #define MII_BMCR 0x00 /* Basic mode control register */
  30. #define MII_BMSR 0x01 /* Basic mode status register */
  31. #define BMSR_JCD 0x0002 /* Jabber detected */
  32. #define BMSR_LSTATUS 0x0004 /* Link status */
  33. #define BMSR_10HALF 0x0800 /* Can do 10mbps, half-duplex */
  34. #define BMSR_100FULL 0x4000 /* Can do 100mbps, full-duplex */
  35. #define BMSR_10FULL 0x1000 /* Can do 10mbps, full-duplex */
  36. #define BMSR_100HALF 0x2000 /* Can do 100mbps, half-duplex */
  37. #define MII_STS2_REG 17 /* Davicom specific */
  38. #define MII_MDINTR_REG 21 /* Davicom specific */
  39. #ifdef CONFIG_DRIVER_ETHER
  40. #if (CONFIG_COMMANDS & CFG_CMD_NET)
  41. AT91PS_EMAC p_mac;
  42. int MII_ReadPhy(unsigned char addr, unsigned short *ret)
  43. {
  44. p_mac->EMAC_MAN = 0x60020000 | (addr << 18);
  45. udelay(10000);
  46. *ret = (unsigned short)p_mac->EMAC_MAN;
  47. return 1;
  48. }
  49. int MII_GetLinkSpeed(void)
  50. {
  51. unsigned short stat1, stat2;
  52. int ret;
  53. if (!(ret = MII_ReadPhy(MII_BMSR, &stat1)))
  54. return 0;
  55. if (stat1 & BMSR_JCD)
  56. {
  57. #ifdef DEBUG
  58. printf("MII: jabber condition detected\n");
  59. #endif /*jabber detected re-read the register*/
  60. }
  61. if (!(ret = MII_ReadPhy(MII_BMSR, &stat1)))
  62. return 0;
  63. if (!(stat1 & BMSR_LSTATUS)) /* link status up? */
  64. {
  65. printf("MII: no Link\n");
  66. return 0;
  67. }
  68. if (!(ret = MII_ReadPhy(MII_STS2_REG, &stat2)))
  69. return 0;
  70. if ((stat1 & BMSR_100FULL) && (stat2 & 0x8000) )
  71. {
  72. /* set MII for 100BaseTX and Full Duplex */
  73. p_mac->EMAC_CFG |= AT91C_EMAC_SPD | AT91C_EMAC_FD;
  74. #ifdef DEBUG
  75. printf("MII: 100BaseTX and Full Duplex detected\n");
  76. #endif
  77. return 1;
  78. }
  79. else
  80. if ((stat1 & BMSR_10FULL) && (stat2 & 0x2000))
  81. {
  82. /* set MII for 10BaseT and Full Duplex */
  83. p_mac->EMAC_CFG = (p_mac->EMAC_CFG & ~(AT91C_EMAC_SPD | AT91C_EMAC_FD));
  84. #ifdef DEBUG
  85. printf("MII: 10BaseT and Full Duplex detected\n");
  86. #endif
  87. return 1;
  88. }
  89. else
  90. if ((stat1 & BMSR_100HALF) && (stat2 & 0x4000))
  91. {
  92. /* set MII for 100BaseTX and Half Duplex */
  93. p_mac->EMAC_CFG = (p_mac->EMAC_CFG & ~(AT91C_EMAC_SPD | AT91C_EMAC_FD));
  94. #ifdef DEBUG
  95. printf("MII: 100BaseTX and Hall Duplex detected\n");
  96. #endif
  97. return 1;
  98. }
  99. else
  100. if ((stat1 & BMSR_10HALF) && (stat2 & 0x1000))
  101. {
  102. /*set MII for 10BaseT and Half Duplex */
  103. p_mac->EMAC_CFG &= ~(AT91C_EMAC_SPD | AT91C_EMAC_FD);
  104. #ifdef DEBUG
  105. printf("MII: 10BaseT and Hall Duplex detected\n");
  106. #endif
  107. return 1;
  108. }
  109. return 0;
  110. }
  111. int MDIO_StartupPhy(void)
  112. {
  113. int ret;
  114. if(p_mac->EMAC_SR & AT91C_EMAC_LINK)
  115. {
  116. printf("MDIO_StartupPhy: no link\n");
  117. return 0;
  118. };
  119. p_mac->EMAC_CTL |= AT91C_EMAC_MPE;
  120. ret = MII_GetLinkSpeed();
  121. if (ret == 0)
  122. {
  123. printf("MDIO_StartupPhy: MII_GetLinkSpeed failed\n");
  124. ret = 0;
  125. }
  126. else
  127. {
  128. ret = 1;
  129. }
  130. p_mac->EMAC_CTL &= ~AT91C_EMAC_MPE;
  131. return ret;
  132. }
  133. rbf_t* rbfdt;
  134. rbf_t* rbfp;
  135. int eth_init( bd_t *bd )
  136. {
  137. int ret;
  138. int i;
  139. p_mac = AT91C_BASE_EMAC;
  140. *AT91C_PIOA_PDR = AT91C_PA16_EMDIO |
  141. AT91C_PA15_EMDC | AT91C_PA14_ERXER | AT91C_PA13_ERX1 | AT91C_PA12_ERX0 |
  142. AT91C_PA11_ECRS_ECRSDV | AT91C_PA10_ETX1 | AT91C_PA9_ETX0 | AT91C_PA8_ETXEN |
  143. AT91C_PA7_ETXCK_EREFCK; /* PIO Disable Register */
  144. *AT91C_PIOB_PDR = AT91C_PB25_EF100 |
  145. AT91C_PB19_ERXCK | AT91C_PB18_ECOL | AT91C_PB17_ERXDV | AT91C_PB16_ERX3 |
  146. AT91C_PB15_ERX2 | AT91C_PB14_ETXER | AT91C_PB13_ETX3 | AT91C_PB12_ETX2;
  147. *AT91C_PIOB_BSR = AT91C_PB25_EF100 |
  148. AT91C_PB19_ERXCK | AT91C_PB18_ECOL | AT91C_PB17_ERXDV | AT91C_PB16_ERX3 |
  149. AT91C_PB15_ERX2 | AT91C_PB14_ETXER | AT91C_PB13_ETX3 | AT91C_PB12_ETX2; /* Select B Register */
  150. *AT91C_PMC_PCER = 1 << AT91C_ID_EMAC; /* Peripheral Clock Enable Register */
  151. p_mac->EMAC_CFG |= AT91C_EMAC_CSR; /* Clear statistics */
  152. rbfdt=(rbf_t *)RBF_FRAMEBTD;
  153. for(i = 0; i < RBF_FRAMEMAX; i++)
  154. {
  155. rbfdt[i].addr=RBF_FRAMEBUF+RBF_FRAMELEN*i;
  156. rbfdt[i].size=0;
  157. }
  158. rbfdt[RBF_FRAMEMAX-1].addr|=RBF_WRAP;
  159. rbfp=&rbfdt[0];
  160. if (!(ret = MDIO_StartupPhy()))
  161. {
  162. printf("MAC: error during MII initialization\n");
  163. return 0;
  164. }
  165. p_mac->EMAC_SA2L = (bd->bi_enetaddr[3] << 24) | (bd->bi_enetaddr[2] << 16)
  166. | (bd->bi_enetaddr[1] << 8) | (bd->bi_enetaddr[0]);
  167. p_mac->EMAC_SA2H = (bd->bi_enetaddr[5] << 8) | (bd->bi_enetaddr[4]);
  168. p_mac->EMAC_RBQP = (long)(&rbfdt[0]);
  169. p_mac->EMAC_RSR &= ~(AT91C_EMAC_RSR_OVR | AT91C_EMAC_REC | AT91C_EMAC_BNA);
  170. p_mac->EMAC_CFG = (p_mac->EMAC_CFG | AT91C_EMAC_CAF | AT91C_EMAC_NBC | AT91C_EMAC_RMII) & ~AT91C_EMAC_CLK;
  171. p_mac->EMAC_CTL |= AT91C_EMAC_TE | AT91C_EMAC_RE ;
  172. return 0;
  173. }
  174. int eth_send(volatile void *packet, int length)
  175. {
  176. while(!(p_mac->EMAC_TSR & AT91C_EMAC_BNQ))
  177. ;
  178. p_mac->EMAC_TAR = (long)packet;
  179. p_mac->EMAC_TCR = length;
  180. while(p_mac->EMAC_TCR & 0x7ff)
  181. ;
  182. p_mac->EMAC_TSR |= AT91C_EMAC_COMP;
  183. return 0;
  184. }
  185. int eth_rx(void)
  186. {
  187. int size;
  188. if(!(rbfp->addr & RBF_OWNER))
  189. return 0;
  190. size=rbfp->size & RBF_SIZE;
  191. NetReceive((volatile uchar *) (rbfp->addr & RBF_ADDR), size);
  192. rbfp->addr &= ~RBF_OWNER;
  193. if(rbfp->addr & RBF_WRAP)
  194. rbfp = &rbfdt[0];
  195. else
  196. rbfp++;
  197. p_mac->EMAC_RSR |= AT91C_EMAC_REC;
  198. return size;
  199. }
  200. void eth_halt( void )
  201. {};
  202. #endif
  203. #endif