processor.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191
  1. #ifndef __ASM_PPC_PROCESSOR_H
  2. #define __ASM_PPC_PROCESSOR_H
  3. /*
  4. * Default implementation of macro that returns current
  5. * instruction pointer ("program counter").
  6. */
  7. #define current_text_addr() ({ __label__ _l; _l: &&_l;})
  8. #include <linux/config.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/types.h>
  11. /* Machine State Register (MSR) Fields */
  12. #ifdef CONFIG_PPC64BRIDGE
  13. #define MSR_SF (1<<63)
  14. #define MSR_ISF (1<<61)
  15. #endif /* CONFIG_PPC64BRIDGE */
  16. #define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
  17. #define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
  18. #define MSR_SPE (1<<25) /* Enable SPE(e500) */
  19. #define MSR_POW (1<<18) /* Enable Power Management */
  20. #define MSR_WE (1<<18) /* Wait State Enable */
  21. #define MSR_TGPR (1<<17) /* TLB Update registers in use */
  22. #define MSR_CE (1<<17) /* Critical Interrupt Enable */
  23. #define MSR_ILE (1<<16) /* Interrupt Little Endian */
  24. #define MSR_EE (1<<15) /* External Interrupt Enable */
  25. #define MSR_PR (1<<14) /* Problem State / Privilege Level */
  26. #define MSR_FP (1<<13) /* Floating Point enable */
  27. #define MSR_ME (1<<12) /* Machine Check Enable */
  28. #define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
  29. #define MSR_SE (1<<10) /* Single Step */
  30. #define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
  31. #define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
  32. #define MSR_BE (1<<9) /* Branch Trace */
  33. #define MSR_DE (1<<9) /* Debug Exception Enable */
  34. #define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
  35. #define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
  36. #define MSR_IR (1<<5) /* Instruction Relocate */
  37. #define MSR_IS (1<<5) /* Book E Instruction space */
  38. #define MSR_DR (1<<4) /* Data Relocate */
  39. #define MSR_DS (1<<4) /* Book E Data space */
  40. #define MSR_PE (1<<3) /* Protection Enable */
  41. #define MSR_PX (1<<2) /* Protection Exclusive Mode */
  42. #define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
  43. #define MSR_RI (1<<1) /* Recoverable Exception */
  44. #define MSR_LE (1<<0) /* Little Endian */
  45. #ifdef CONFIG_APUS_FAST_EXCEPT
  46. #define MSR_ MSR_ME|MSR_IP|MSR_RI
  47. #else
  48. #define MSR_ MSR_ME|MSR_RI
  49. #endif
  50. #ifndef CONFIG_E500
  51. #define MSR_KERNEL MSR_|MSR_IR|MSR_DR
  52. #else
  53. #define MSR_KERNEL MSR_ME
  54. #endif
  55. /* Floating Point Status and Control Register (FPSCR) Fields */
  56. #define FPSCR_FX 0x80000000 /* FPU exception summary */
  57. #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
  58. #define FPSCR_VX 0x20000000 /* Invalid operation summary */
  59. #define FPSCR_OX 0x10000000 /* Overflow exception summary */
  60. #define FPSCR_UX 0x08000000 /* Underflow exception summary */
  61. #define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
  62. #define FPSCR_XX 0x02000000 /* Inexact exception summary */
  63. #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
  64. #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
  65. #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
  66. #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
  67. #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
  68. #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
  69. #define FPSCR_FR 0x00040000 /* Fraction rounded */
  70. #define FPSCR_FI 0x00020000 /* Fraction inexact */
  71. #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
  72. #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
  73. #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
  74. #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
  75. #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
  76. #define FPSCR_VE 0x00000080 /* Invalid op exception enable */
  77. #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
  78. #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
  79. #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
  80. #define FPSCR_XE 0x00000008 /* FP inexact exception enable */
  81. #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
  82. #define FPSCR_RN 0x00000003 /* FPU rounding control */
  83. /* Special Purpose Registers (SPRNs)*/
  84. /* PPC440 Architecture is BOOK-E */
  85. #ifdef CONFIG_440
  86. #define CONFIG_BOOKE
  87. #endif
  88. #define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
  89. #define SPRN_CTR 0x009 /* Count Register */
  90. #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
  91. #ifndef CONFIG_BOOKE
  92. #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
  93. #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
  94. #else
  95. #define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
  96. #define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
  97. #endif /* CONFIG_BOOKE */
  98. #define SPRN_DAR 0x013 /* Data Address Register */
  99. #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
  100. #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
  101. #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
  102. #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
  103. #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
  104. #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
  105. #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
  106. #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
  107. #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
  108. #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
  109. #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
  110. #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
  111. #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
  112. #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
  113. #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
  114. #define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
  115. #define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
  116. #define DBCR_EDM 0x80000000
  117. #define DBCR_IDM 0x40000000
  118. #define DBCR_RST(x) (((x) & 0x3) << 28)
  119. #define DBCR_RST_NONE 0
  120. #define DBCR_RST_CORE 1
  121. #define DBCR_RST_CHIP 2
  122. #define DBCR_RST_SYSTEM 3
  123. #define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
  124. #define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
  125. #define DBCR_EDE 0x02000000 /* Exception Debug Event */
  126. #define DBCR_TDE 0x01000000 /* TRAP Debug Event */
  127. #define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
  128. #define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
  129. #define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
  130. #define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
  131. #define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
  132. #define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
  133. #define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
  134. #define DAC_BYTE 0
  135. #define DAC_HALF 1
  136. #define DAC_WORD 2
  137. #define DAC_QUAD 3
  138. #define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
  139. #define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
  140. #define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
  141. #define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
  142. #define DBCR_SED 0x00000020 /* Second Exception Debug Event */
  143. #define DBCR_STD 0x00000010 /* Second Trap Debug Event */
  144. #define DBCR_SIA 0x00000008 /* Second IAC Enable */
  145. #define DBCR_SDA 0x00000004 /* Second DAC Enable */
  146. #define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
  147. #define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
  148. #ifndef CONFIG_BOOKE
  149. #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
  150. #else
  151. #define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
  152. #endif /* CONFIG_BOOKE */
  153. #ifndef CONFIG_BOOKE
  154. #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
  155. #define SPRN_DBSR 0x3F0 /* Debug Status Register */
  156. #else
  157. #define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
  158. #define SPRN_DBSR 0x130 /* Book E Debug Status Register */
  159. #define DBSR_IC 0x08000000 /* Book E Instruction Completion */
  160. #define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
  161. #endif /* CONFIG_BOOKE */
  162. #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
  163. #define DCCR_NOCACHE 0 /* Noncacheable */
  164. #define DCCR_CACHE 1 /* Cacheable */
  165. #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
  166. #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
  167. #define DCWR_COPY 0 /* Copy-back */
  168. #define DCWR_WRITE 1 /* Write-through */
  169. #ifndef CONFIG_BOOKE
  170. #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
  171. #else
  172. #define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
  173. #endif /* CONFIG_BOOKE */
  174. #define SPRN_DEC 0x016 /* Decrement Register */
  175. #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
  176. #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
  177. #define SPRN_EAR 0x11A /* External Address Register */
  178. #ifndef CONFIG_BOOKE
  179. #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
  180. #else
  181. #define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
  182. #endif /* CONFIG_BOOKE */
  183. #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
  184. #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
  185. #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
  186. #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
  187. #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
  188. #define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
  189. #define ESR_PTR 0x02000000 /* Program Exception - Trap */
  190. #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
  191. #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
  192. #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
  193. #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
  194. #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
  195. #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
  196. #define HID0_ICE_SHIFT 15
  197. #define HID0_DCE_SHIFT 14
  198. #define HID0_DLOCK_SHIFT 12
  199. #define HID0_EMCP (1<<31) /* Enable Machine Check pin */
  200. #define HID0_EBA (1<<29) /* Enable Bus Address Parity */
  201. #define HID0_EBD (1<<28) /* Enable Bus Data Parity */
  202. #define HID0_SBCLK (1<<27)
  203. #define HID0_EICE (1<<26)
  204. #define HID0_ECLK (1<<25)
  205. #define HID0_PAR (1<<24)
  206. #define HID0_DOZE (1<<23)
  207. #define HID0_NAP (1<<22)
  208. #define HID0_SLEEP (1<<21)
  209. #define HID0_DPM (1<<20)
  210. #define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
  211. #define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
  212. #define HID0_TBEN (1<<14) /* Time Base Enable */
  213. #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
  214. #define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
  215. #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
  216. #define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
  217. #define HID0_DCI HID0_DCFI
  218. #define HID0_SPD (1<<9) /* Speculative disable */
  219. #define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
  220. #define HID0_SGE (1<<7) /* Store Gathering Enable */
  221. #define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
  222. #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
  223. #define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
  224. #define HID0_ABE (1<<3) /* Address Broadcast Enable */
  225. #define HID0_BHTE (1<<2) /* Branch History Table Enable */
  226. #define HID0_BTCD (1<<1) /* Branch target cache disable */
  227. #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
  228. #define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
  229. #define HID1_ASTME (1<<13) /* Address bus streaming mode */
  230. #define HID1_ABE (1<<12) /* Address broadcast enable */
  231. #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
  232. #ifndef CONFIG_BOOKE
  233. #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
  234. #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
  235. #else
  236. #define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
  237. #define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
  238. #endif /* CONFIG_BOOKE */
  239. #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
  240. #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
  241. #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
  242. #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
  243. #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
  244. #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
  245. #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
  246. #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
  247. #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
  248. #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
  249. #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
  250. #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
  251. #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
  252. #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
  253. #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
  254. #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
  255. #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
  256. #define ICCR_NOCACHE 0 /* Noncacheable */
  257. #define ICCR_CACHE 1 /* Cacheable */
  258. #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
  259. #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
  260. #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
  261. #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
  262. #define SPRN_IMMR 0x27E /* Internal Memory Map Register */
  263. #define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
  264. #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
  265. #define SPRN_LR 0x008 /* Link Register */
  266. #define SPRN_MBAR 0x137 /* System memory base address */
  267. #define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
  268. #define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
  269. #define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
  270. #define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
  271. #define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
  272. #define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
  273. #ifndef CONFIG_BOOKE
  274. #define SPRN_PID 0x3B1 /* Process ID */
  275. #define SPRN_PIR 0x3FF /* Processor Identification Register */
  276. #else
  277. #define SPRN_PID 0x030 /* Book E Process ID */
  278. #define SPRN_PIR 0x11E /* Book E Processor Identification Register */
  279. #endif /* CONFIG_BOOKE */
  280. #define SPRN_PIT 0x3DB /* Programmable Interval Timer */
  281. #define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
  282. #define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
  283. #define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
  284. #define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
  285. #define SPRN_PVR 0x11F /* Processor Version Register */
  286. #define SPRN_RPA 0x3D6 /* Required Physical Address Register */
  287. #define SPRN_SDA 0x3BF /* Sampled Data Address Register */
  288. #define SPRN_SDR1 0x019 /* MMU Hash Base Register */
  289. #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
  290. #define SGR_NORMAL 0
  291. #define SGR_GUARDED 1
  292. #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
  293. #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
  294. #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
  295. #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
  296. #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
  297. #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
  298. #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
  299. #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
  300. #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
  301. #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
  302. #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
  303. #define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
  304. #define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
  305. #ifdef CONFIG_BOOKE
  306. #define SPRN_SVR 0x3FF /* System Version Register */
  307. #else
  308. #define SPRN_SVR 0x11E /* System Version Register */
  309. #endif
  310. #define SPRN_TBHI 0x3DC /* Time Base High */
  311. #define SPRN_TBHU 0x3CC /* Time Base High User-mode */
  312. #define SPRN_TBLO 0x3DD /* Time Base Low */
  313. #define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
  314. #define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
  315. #define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
  316. #define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
  317. #define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
  318. #ifndef CONFIG_BOOKE
  319. #define SPRN_TCR 0x3DA /* Timer Control Register */
  320. #else
  321. #define SPRN_TCR 0x154 /* Book E Timer Control Register */
  322. #endif /* CONFIG_BOOKE */
  323. #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
  324. #define WP_2_17 0 /* 2^17 clocks */
  325. #define WP_2_21 1 /* 2^21 clocks */
  326. #define WP_2_25 2 /* 2^25 clocks */
  327. #define WP_2_29 3 /* 2^29 clocks */
  328. #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
  329. #define WRC_NONE 0 /* No reset will occur */
  330. #define WRC_CORE 1 /* Core reset will occur */
  331. #define WRC_CHIP 2 /* Chip reset will occur */
  332. #define WRC_SYSTEM 3 /* System reset will occur */
  333. #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
  334. #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
  335. #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
  336. #define FP_2_9 0 /* 2^9 clocks */
  337. #define FP_2_13 1 /* 2^13 clocks */
  338. #define FP_2_17 2 /* 2^17 clocks */
  339. #define FP_2_21 3 /* 2^21 clocks */
  340. #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
  341. #define TCR_ARE 0x00400000 /* Auto Reload Enable */
  342. #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
  343. #define THRM1_TIN (1<<0)
  344. #define THRM1_TIV (1<<1)
  345. #define THRM1_THRES (0x7f<<2)
  346. #define THRM1_TID (1<<29)
  347. #define THRM1_TIE (1<<30)
  348. #define THRM1_V (1<<31)
  349. #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
  350. #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
  351. #define THRM3_E (1<<31)
  352. #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
  353. #ifndef CONFIG_BOOKE
  354. #define SPRN_TSR 0x3D8 /* Timer Status Register */
  355. #else
  356. #define SPRN_TSR 0x150 /* Book E Timer Status Register */
  357. #endif /* CONFIG_BOOKE */
  358. #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
  359. #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
  360. #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
  361. #define WRS_NONE 0 /* No WDT reset occurred */
  362. #define WRS_CORE 1 /* WDT forced core reset */
  363. #define WRS_CHIP 2 /* WDT forced chip reset */
  364. #define WRS_SYSTEM 3 /* WDT forced system reset */
  365. #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
  366. #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
  367. #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
  368. #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
  369. #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
  370. #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
  371. #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
  372. #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
  373. #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
  374. #define SPRN_XER 0x001 /* Fixed Point Exception Register */
  375. #define SPRN_ZPR 0x3B0 /* Zone Protection Register */
  376. /* Book E definitions */
  377. #define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
  378. #define SPRN_CSRR0 0x03A /* Critical SRR0 */
  379. #define SPRN_CSRR1 0x03B /* Critical SRR0 */
  380. #define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
  381. #define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
  382. #define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
  383. #define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
  384. #define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
  385. #define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
  386. #define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
  387. #define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
  388. #define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
  389. #define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
  390. #define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
  391. #define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
  392. #define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
  393. #define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
  394. #define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
  395. #define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
  396. #define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
  397. #define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
  398. #define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
  399. #define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
  400. #define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
  401. #define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
  402. #define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
  403. #define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
  404. #define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
  405. #define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
  406. #define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
  407. #define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
  408. #define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
  409. #define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
  410. #define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
  411. /* e500 definitions */
  412. #define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
  413. #define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
  414. #define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
  415. #define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
  416. #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
  417. #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
  418. #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
  419. #define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
  420. #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
  421. #define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
  422. #define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
  423. #define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
  424. #define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
  425. #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
  426. #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
  427. #define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
  428. #define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
  429. #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
  430. #define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
  431. #define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
  432. #define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
  433. #define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
  434. #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
  435. #define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
  436. #define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
  437. #define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
  438. #define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
  439. #define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
  440. #define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
  441. #define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
  442. #define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
  443. #define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
  444. #define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
  445. #define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
  446. #define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
  447. #define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
  448. #define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
  449. #define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
  450. #define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
  451. #define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
  452. #define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
  453. #define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
  454. #define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
  455. #define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
  456. #define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
  457. #define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
  458. #define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
  459. #define SPRN_PID1 0x279 /* Process ID Register 1 */
  460. #define SPRN_PID2 0x27a /* Process ID Register 2 */
  461. #define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
  462. #define SPRN_MCAR 0x23d /* Machine Check Address register */
  463. #define MCSR_MCS 0x80000000 /* Machine Check Summary */
  464. #define MCSR_IB 0x40000000 /* Instruction PLB Error */
  465. #if defined(CONFIG_440)
  466. #define MCSR_DRB 0x20000000 /* Data Read PLB Error */
  467. #define MCSR_DWB 0x10000000 /* Data Write PLB Error */
  468. #else
  469. #define MCSR_DB 0x20000000 /* Data PLB Error */
  470. #endif /* defined(CONFIG_440) */
  471. #define MCSR_TLBP 0x08000000 /* TLB Parity Error */
  472. #define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
  473. #define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
  474. #define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
  475. #define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
  476. #define ESR_ST 0x00800000 /* Store Operation */
  477. #if defined(CONFIG_MPC86xx)
  478. #define SPRN_MSSCR0 0x3f6
  479. #define SPRN_MSSSR0 0x3f7
  480. #endif
  481. /* Short-hand versions for a number of the above SPRNs */
  482. #define CTR SPRN_CTR /* Counter Register */
  483. #define DAR SPRN_DAR /* Data Address Register */
  484. #define DABR SPRN_DABR /* Data Address Breakpoint Register */
  485. #define DAC1 SPRN_DAC1 /* Data Address Register 1 */
  486. #define DAC2 SPRN_DAC2 /* Data Address Register 2 */
  487. #define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
  488. #define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
  489. #define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
  490. #define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
  491. #define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
  492. #define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
  493. #define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
  494. #define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
  495. #define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
  496. #define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
  497. #define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
  498. #define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
  499. #define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
  500. #define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
  501. #define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
  502. #define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
  503. #define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
  504. #define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
  505. #define DBSR SPRN_DBSR /* Debug Status Register */
  506. #define DCMP SPRN_DCMP /* Data TLB Compare Register */
  507. #define DEC SPRN_DEC /* Decrement Register */
  508. #define DMISS SPRN_DMISS /* Data TLB Miss Register */
  509. #define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
  510. #define EAR SPRN_EAR /* External Address Register */
  511. #define ESR SPRN_ESR /* Exception Syndrome Register */
  512. #define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
  513. #define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
  514. #define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
  515. #define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
  516. #define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
  517. #define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
  518. #define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
  519. #define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
  520. #define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
  521. #define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
  522. #define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
  523. #define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
  524. #define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
  525. #define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
  526. #define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
  527. #define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
  528. #define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
  529. #define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
  530. #define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
  531. #define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
  532. #define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
  533. #define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
  534. #define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
  535. #define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
  536. #define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
  537. #define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
  538. #define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
  539. #define L2CR SPRN_L2CR /* PPC 750 L2 control register */
  540. #define LR SPRN_LR
  541. #define MBAR SPRN_MBAR /* System memory base address */
  542. #if defined(CONFIG_MPC86xx)
  543. #define MSSCR0 SPRN_MSSCR0
  544. #endif
  545. #if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
  546. #define PIR SPRN_PIR
  547. #endif
  548. #define SVR SPRN_SVR /* System-On-Chip Version Register */
  549. #define PVR SPRN_PVR /* Processor Version */
  550. #define RPA SPRN_RPA /* Required Physical Address Register */
  551. #define SDR1 SPRN_SDR1 /* MMU hash base register */
  552. #define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
  553. #define SPR1 SPRN_SPRG1
  554. #define SPR2 SPRN_SPRG2
  555. #define SPR3 SPRN_SPRG3
  556. #define SPRG0 SPRN_SPRG0
  557. #define SPRG1 SPRN_SPRG1
  558. #define SPRG2 SPRN_SPRG2
  559. #define SPRG3 SPRN_SPRG3
  560. #define SPRG4 SPRN_SPRG4
  561. #define SPRG5 SPRN_SPRG5
  562. #define SPRG6 SPRN_SPRG6
  563. #define SPRG7 SPRN_SPRG7
  564. #define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
  565. #define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
  566. #define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
  567. #define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
  568. #define SVR SPRN_SVR /* System Version Register */
  569. #define TBRL SPRN_TBRL /* Time Base Read Lower Register */
  570. #define TBRU SPRN_TBRU /* Time Base Read Upper Register */
  571. #define TBWL SPRN_TBWL /* Time Base Write Lower Register */
  572. #define TBWU SPRN_TBWU /* Time Base Write Upper Register */
  573. #define TCR SPRN_TCR /* Timer Control Register */
  574. #define TSR SPRN_TSR /* Timer Status Register */
  575. #define ICTC 1019
  576. #define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
  577. #define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
  578. #define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
  579. #define XER SPRN_XER
  580. #define DECAR SPRN_DECAR
  581. #define CSRR0 SPRN_CSRR0
  582. #define CSRR1 SPRN_CSRR1
  583. #define IVPR SPRN_IVPR
  584. #define USPRG0 SPRN_USPRG
  585. #define SPRG4R SPRN_SPRG4R
  586. #define SPRG5R SPRN_SPRG5R
  587. #define SPRG6R SPRN_SPRG6R
  588. #define SPRG7R SPRN_SPRG7R
  589. #define SPRG4W SPRN_SPRG4W
  590. #define SPRG5W SPRN_SPRG5W
  591. #define SPRG6W SPRN_SPRG6W
  592. #define SPRG7W SPRN_SPRG7W
  593. #define DEAR SPRN_DEAR
  594. #define DBCR2 SPRN_DBCR2
  595. #define IAC3 SPRN_IAC3
  596. #define IAC4 SPRN_IAC4
  597. #define DVC1 SPRN_DVC1
  598. #define DVC2 SPRN_DVC2
  599. #define IVOR0 SPRN_IVOR0
  600. #define IVOR1 SPRN_IVOR1
  601. #define IVOR2 SPRN_IVOR2
  602. #define IVOR3 SPRN_IVOR3
  603. #define IVOR4 SPRN_IVOR4
  604. #define IVOR5 SPRN_IVOR5
  605. #define IVOR6 SPRN_IVOR6
  606. #define IVOR7 SPRN_IVOR7
  607. #define IVOR8 SPRN_IVOR8
  608. #define IVOR9 SPRN_IVOR9
  609. #define IVOR10 SPRN_IVOR10
  610. #define IVOR11 SPRN_IVOR11
  611. #define IVOR12 SPRN_IVOR12
  612. #define IVOR13 SPRN_IVOR13
  613. #define IVOR14 SPRN_IVOR14
  614. #define IVOR15 SPRN_IVOR15
  615. #define IVOR32 SPRN_IVOR32
  616. #define IVOR33 SPRN_IVOR33
  617. #define IVOR34 SPRN_IVOR34
  618. #define IVOR35 SPRN_IVOR35
  619. #define MCSRR0 SPRN_MCSRR0
  620. #define MCSRR1 SPRN_MCSRR1
  621. #define L1CSR0 SPRN_L1CSR0
  622. #define L1CSR1 SPRN_L1CSR1
  623. #define L1CSR2 SPRN_L1CSR2
  624. #define L1CFG0 SPRN_L1CFG0
  625. #define L1CFG1 SPRN_L1CFG1
  626. #define L2CFG0 SPRN_L2CFG0
  627. #define L2CSR0 SPRN_L2CSR0
  628. #define L2CSR1 SPRN_L2CSR1
  629. #define MCSR SPRN_MCSR
  630. #define MMUCSR0 SPRN_MMUCSR0
  631. #define BUCSR SPRN_BUCSR
  632. #define PID0 SPRN_PID
  633. #define PID1 SPRN_PID1
  634. #define PID2 SPRN_PID2
  635. #define MAS0 SPRN_MAS0
  636. #define MAS1 SPRN_MAS1
  637. #define MAS2 SPRN_MAS2
  638. #define MAS3 SPRN_MAS3
  639. #define MAS4 SPRN_MAS4
  640. #define MAS5 SPRN_MAS5
  641. #define MAS6 SPRN_MAS6
  642. #define MAS7 SPRN_MAS7
  643. #if defined(CONFIG_4xx) || defined(CONFIG_44x) || defined(CONFIG_MPC85xx)
  644. #define DAR_DEAR DEAR
  645. #else
  646. #define DAR_DEAR DAR
  647. #endif
  648. /* Device Control Registers */
  649. #define DCRN_BEAR 0x090 /* Bus Error Address Register */
  650. #define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
  651. #define BESR_DSES 0x80000000 /* Data-Side Error Status */
  652. #define BESR_DMES 0x40000000 /* DMA Error Status */
  653. #define BESR_RWS 0x20000000 /* Read/Write Status */
  654. #define BESR_ETMASK 0x1C000000 /* Error Type */
  655. #define ET_PROT 0
  656. #define ET_PARITY 1
  657. #define ET_NCFG 2
  658. #define ET_BUSERR 4
  659. #define ET_BUSTO 6
  660. #define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
  661. #define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
  662. #define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
  663. #define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
  664. #define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
  665. #define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
  666. #define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
  667. #define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
  668. #define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
  669. #define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
  670. #define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
  671. #define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
  672. #define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
  673. #define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
  674. #define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
  675. #define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
  676. #define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
  677. #define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
  678. #define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
  679. #define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
  680. #define DCRN_DMASR 0x0E0 /* DMA Status Register */
  681. #define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
  682. #define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
  683. #define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
  684. #define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
  685. #define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
  686. #define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
  687. #define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
  688. #define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
  689. #define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
  690. #define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
  691. #define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
  692. #define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
  693. #define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
  694. #define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
  695. #define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
  696. #define DCRN_EXISR 0x040 /* External Interrupt Status Register */
  697. #define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
  698. #define IOCR_E0TE 0x80000000
  699. #define IOCR_E0LP 0x40000000
  700. #define IOCR_E1TE 0x20000000
  701. #define IOCR_E1LP 0x10000000
  702. #define IOCR_E2TE 0x08000000
  703. #define IOCR_E2LP 0x04000000
  704. #define IOCR_E3TE 0x02000000
  705. #define IOCR_E3LP 0x01000000
  706. #define IOCR_E4TE 0x00800000
  707. #define IOCR_E4LP 0x00400000
  708. #define IOCR_EDT 0x00080000
  709. #define IOCR_SOR 0x00040000
  710. #define IOCR_EDO 0x00008000
  711. #define IOCR_2XC 0x00004000
  712. #define IOCR_ATC 0x00002000
  713. #define IOCR_SPD 0x00001000
  714. #define IOCR_BEM 0x00000800
  715. #define IOCR_PTD 0x00000400
  716. #define IOCR_ARE 0x00000080
  717. #define IOCR_DRC 0x00000020
  718. #define IOCR_RDM(x) (((x) & 0x3) << 3)
  719. #define IOCR_TCS 0x00000004
  720. #define IOCR_SCS 0x00000002
  721. #define IOCR_SPC 0x00000001
  722. /* System-On-Chip Version Register */
  723. /* System-On-Chip Version Register (SVR) field extraction */
  724. #define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
  725. #define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revision field */
  726. #define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
  727. #define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
  728. #define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
  729. #define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
  730. #define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
  731. #define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
  732. #define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
  733. /* Processor Version Register */
  734. /* Processor Version Register (PVR) field extraction */
  735. #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
  736. #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
  737. /*
  738. * AMCC has further subdivided the standard PowerPC 16-bit version and
  739. * revision subfields of the PVR for the PowerPC 403s into the following:
  740. */
  741. #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
  742. #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
  743. #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
  744. #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
  745. #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
  746. #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
  747. /* e600 core PVR fields */
  748. #define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
  749. #define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
  750. #define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
  751. #define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
  752. /* Processor Version Numbers */
  753. #define PVR_403GA 0x00200000
  754. #define PVR_403GB 0x00200100
  755. #define PVR_403GC 0x00200200
  756. #define PVR_403GCX 0x00201400
  757. #define PVR_405GP 0x40110000
  758. #define PVR_405GP_RB 0x40110040
  759. #define PVR_405GP_RC 0x40110082
  760. #define PVR_405GP_RD 0x401100C4
  761. #define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
  762. #define PVR_405CR_RA 0x40110041
  763. #define PVR_405CR_RB 0x401100C5
  764. #define PVR_405CR_RC 0x40110145 /* same as pc405gp rev e */
  765. #define PVR_405EP_RA 0x51210950
  766. #define PVR_405GPR_RB 0x50910951
  767. #define PVR_405EZ_RA 0x41511460
  768. #define PVR_405EXR1_RA 0x12911473 /* 405EXr rev A/B with Security */
  769. #define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
  770. #define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
  771. #define PVR_405EX2_RA 0x12911475 /* 405EX rev A/B without Security */
  772. #define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
  773. #define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
  774. #define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
  775. #define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
  776. #define PVR_440GP_RB 0x40120440
  777. #define PVR_440GP_RC 0x40120481
  778. #define PVR_440EP_RA 0x42221850
  779. #define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
  780. #define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
  781. #define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
  782. #define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
  783. #define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
  784. #define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
  785. #define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
  786. #define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
  787. #define PVR_440GX_RA 0x51B21850
  788. #define PVR_440GX_RB 0x51B21851
  789. #define PVR_440GX_RC 0x51B21892
  790. #define PVR_440GX_RF 0x51B21894
  791. #define PVR_405EP_RB 0x51210950
  792. #define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
  793. #define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
  794. #define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
  795. #define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
  796. #define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
  797. #define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
  798. #define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
  799. #define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
  800. #define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
  801. #define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
  802. #define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
  803. #define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
  804. #define PVR_460SX_RA 0x13541800 /* 460SX rev A */
  805. #define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
  806. #define PVR_460GX_RA 0x13541802 /* 460GX rev A */
  807. #define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
  808. #define PVR_601 0x00010000
  809. #define PVR_602 0x00050000
  810. #define PVR_603 0x00030000
  811. #define PVR_603e 0x00060000
  812. #define PVR_603ev 0x00070000
  813. #define PVR_603r 0x00071000
  814. #define PVR_604 0x00040000
  815. #define PVR_604e 0x00090000
  816. #define PVR_604r 0x000A0000
  817. #define PVR_620 0x00140000
  818. #define PVR_740 0x00080000
  819. #define PVR_750 PVR_740
  820. #define PVR_740P 0x10080000
  821. #define PVR_750P PVR_740P
  822. #define PVR_7400 0x000C0000
  823. #define PVR_7410 0x800C0000
  824. #define PVR_7450 0x80000000
  825. #define PVR_85xx 0x80200000
  826. #define PVR_85xx_REV1 (PVR_85xx | 0x0010)
  827. #define PVR_85xx_REV2 (PVR_85xx | 0x0020)
  828. #define PVR_86xx 0x80040000
  829. #define PVR_VIRTEX5 0x7ff21912
  830. /*
  831. * For the 8xx processors, all of them report the same PVR family for
  832. * the PowerPC core. The various versions of these processors must be
  833. * differentiated by the version number in the Communication Processor
  834. * Module (CPM).
  835. */
  836. #define PVR_821 0x00500000
  837. #define PVR_823 PVR_821
  838. #define PVR_850 PVR_821
  839. #define PVR_860 PVR_821
  840. #define PVR_7400 0x000C0000
  841. #define PVR_8240 0x00810100
  842. /*
  843. * PowerQUICC II family processors report different PVR values depending
  844. * on silicon process (HiP3, HiP4, HiP7, etc.)
  845. */
  846. #define PVR_8260 PVR_8240
  847. #define PVR_8260_HIP3 0x00810101
  848. #define PVR_8260_HIP4 0x80811014
  849. #define PVR_8260_HIP7 0x80822011
  850. #define PVR_8260_HIP7R1 0x80822013
  851. #define PVR_8260_HIP7RA 0x80822014
  852. /*
  853. * MPC 52xx
  854. */
  855. #define PVR_5200 0x80822011
  856. #define PVR_5200B 0x80822014
  857. /*
  858. * System Version Register
  859. */
  860. /* System Version Register (SVR) field extraction */
  861. #define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
  862. #define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revison field */
  863. #define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
  864. #define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
  865. #define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
  866. #define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
  867. #define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
  868. /* Some parts define SVR[0:23] as the SOC version */
  869. #define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFFFFF) /* SOC Version fields */
  870. /* whether MPC8xxxE (i.e. has SEC) */
  871. #if defined(CONFIG_MPC85xx)
  872. #define IS_E_PROCESSOR(svr) (svr & 0x80000)
  873. #else
  874. #if defined(CONFIG_MPC83xx)
  875. #define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
  876. #endif
  877. #endif
  878. /*
  879. * SVR_SOC_VER() Version Values
  880. */
  881. #define SVR_8533 0x803400
  882. #define SVR_8533_E 0x803C00
  883. #define SVR_8535 0x803701
  884. #define SVR_8535_E 0x803F01
  885. #define SVR_8536 0x803700
  886. #define SVR_8536_E 0x803F00
  887. #define SVR_8540 0x803000
  888. #define SVR_8541 0x807200
  889. #define SVR_8541_E 0x807A00
  890. #define SVR_8543 0x803200
  891. #define SVR_8543_E 0x803A00
  892. #define SVR_8544 0x803401
  893. #define SVR_8544_E 0x803C01
  894. #define SVR_8545 0x803102
  895. #define SVR_8545_E 0x803902
  896. #define SVR_8547_E 0x803901
  897. #define SVR_8548 0x803100
  898. #define SVR_8548_E 0x803900
  899. #define SVR_8555 0x807100
  900. #define SVR_8555_E 0x807900
  901. #define SVR_8560 0x807000
  902. #define SVR_8567 0x807600
  903. #define SVR_8567_E 0x807E00
  904. #define SVR_8568 0x807500
  905. #define SVR_8568_E 0x807D00
  906. #define SVR_8569 0x808000
  907. #define SVR_8569_E 0x808800
  908. #define SVR_8572 0x80E000
  909. #define SVR_8572_E 0x80E800
  910. #define SVR_P2020 0x80E200
  911. #define SVR_P2020_E 0x80EA00
  912. #define SVR_8610 0x80A000
  913. #define SVR_8641 0x809000
  914. #define SVR_8641D 0x809001
  915. #define _GLOBAL(n)\
  916. .globl n;\
  917. n:
  918. /* Macros for setting and retrieving special purpose registers */
  919. #define stringify(s) tostring(s)
  920. #define tostring(s) #s
  921. #define mfdcr(rn) ({unsigned int rval; \
  922. asm volatile("mfdcr %0," stringify(rn) \
  923. : "=r" (rval)); rval;})
  924. #define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
  925. #define mfmsr() ({unsigned int rval; \
  926. asm volatile("mfmsr %0" : "=r" (rval)); rval;})
  927. #define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
  928. #define mfspr(rn) ({unsigned int rval; \
  929. asm volatile("mfspr %0," stringify(rn) \
  930. : "=r" (rval)); rval;})
  931. #define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
  932. #define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
  933. /* Segment Registers */
  934. #define SR0 0
  935. #define SR1 1
  936. #define SR2 2
  937. #define SR3 3
  938. #define SR4 4
  939. #define SR5 5
  940. #define SR6 6
  941. #define SR7 7
  942. #define SR8 8
  943. #define SR9 9
  944. #define SR10 10
  945. #define SR11 11
  946. #define SR12 12
  947. #define SR13 13
  948. #define SR14 14
  949. #define SR15 15
  950. #ifndef __ASSEMBLY__
  951. struct cpu_type {
  952. char name[15];
  953. u32 soc_ver;
  954. };
  955. struct cpu_type *identify_cpu(u32 ver);
  956. #if defined(CONFIG_MPC85xx)
  957. #define CPU_TYPE_ENTRY(n, v) \
  958. { .name = #n, .soc_ver = SVR_##v, }
  959. #else
  960. #if defined(CONFIG_MPC83xx)
  961. #define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
  962. #endif
  963. #endif
  964. #ifndef CONFIG_MACH_SPECIFIC
  965. extern int _machine;
  966. extern int have_of;
  967. #endif /* CONFIG_MACH_SPECIFIC */
  968. /* what kind of prep workstation we are */
  969. extern int _prep_type;
  970. /*
  971. * This is used to identify the board type from a given PReP board
  972. * vendor. Board revision is also made available.
  973. */
  974. extern unsigned char ucSystemType;
  975. extern unsigned char ucBoardRev;
  976. extern unsigned char ucBoardRevMaj, ucBoardRevMin;
  977. struct task_struct;
  978. void start_thread(struct pt_regs *regs, unsigned long nip, unsigned long sp);
  979. void release_thread(struct task_struct *);
  980. /*
  981. * Create a new kernel thread.
  982. */
  983. extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  984. /*
  985. * Bus types
  986. */
  987. #define EISA_bus 0
  988. #define EISA_bus__is_a_macro /* for versions in ksyms.c */
  989. #define MCA_bus 0
  990. #define MCA_bus__is_a_macro /* for versions in ksyms.c */
  991. /* Lazy FPU handling on uni-processor */
  992. extern struct task_struct *last_task_used_math;
  993. extern struct task_struct *last_task_used_altivec;
  994. /*
  995. * this is the minimum allowable io space due to the location
  996. * of the io areas on prep (first one at 0x80000000) but
  997. * as soon as I get around to remapping the io areas with the BATs
  998. * to match the mac we can raise this. -- Cort
  999. */
  1000. #define TASK_SIZE (0x80000000UL)
  1001. /* This decides where the kernel will search for a free chunk of vm
  1002. * space during mmap's.
  1003. */
  1004. #define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
  1005. typedef struct {
  1006. unsigned long seg;
  1007. } mm_segment_t;
  1008. struct thread_struct {
  1009. unsigned long ksp; /* Kernel stack pointer */
  1010. unsigned long wchan; /* Event task is sleeping on */
  1011. struct pt_regs *regs; /* Pointer to saved register state */
  1012. mm_segment_t fs; /* for get_fs() validation */
  1013. void *pgdir; /* root of page-table tree */
  1014. signed long last_syscall;
  1015. double fpr[32]; /* Complete floating point set */
  1016. unsigned long fpscr_pad; /* fpr ... fpscr must be contiguous */
  1017. unsigned long fpscr; /* Floating point status */
  1018. #ifdef CONFIG_ALTIVEC
  1019. vector128 vr[32]; /* Complete AltiVec set */
  1020. vector128 vscr; /* AltiVec status */
  1021. unsigned long vrsave;
  1022. #endif /* CONFIG_ALTIVEC */
  1023. };
  1024. #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
  1025. #define INIT_THREAD { \
  1026. INIT_SP, /* ksp */ \
  1027. 0, /* wchan */ \
  1028. (struct pt_regs *)INIT_SP - 1, /* regs */ \
  1029. KERNEL_DS, /*fs*/ \
  1030. swapper_pg_dir, /* pgdir */ \
  1031. 0, /* last_syscall */ \
  1032. {0}, 0, 0 \
  1033. }
  1034. /*
  1035. * Note: the vm_start and vm_end fields here should *not*
  1036. * be in kernel space. (Could vm_end == vm_start perhaps?)
  1037. */
  1038. #define INIT_MMAP { &init_mm, 0, 0x1000, NULL, \
  1039. PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
  1040. 1, NULL, NULL }
  1041. /*
  1042. * Return saved PC of a blocked thread. For now, this is the "user" PC
  1043. */
  1044. static inline unsigned long thread_saved_pc(struct thread_struct *t)
  1045. {
  1046. return (t->regs) ? t->regs->nip : 0;
  1047. }
  1048. #define copy_segments(tsk, mm) do { } while (0)
  1049. #define release_segments(mm) do { } while (0)
  1050. #define forget_segments() do { } while (0)
  1051. unsigned long get_wchan(struct task_struct *p);
  1052. #define KSTK_EIP(tsk) ((tsk)->thread.regs->nip)
  1053. #define KSTK_ESP(tsk) ((tsk)->thread.regs->gpr[1])
  1054. /*
  1055. * NOTE! The task struct and the stack go together
  1056. */
  1057. #define THREAD_SIZE (2*PAGE_SIZE)
  1058. #define alloc_task_struct() \
  1059. ((struct task_struct *) __get_free_pages(GFP_KERNEL,1))
  1060. #define free_task_struct(p) free_pages((unsigned long)(p),1)
  1061. #define get_task_struct(tsk) atomic_inc(&mem_map[MAP_NR(tsk)].count)
  1062. /* in process.c - for early bootup debug -- Cort */
  1063. int ll_printk(const char *, ...);
  1064. void ll_puts(const char *);
  1065. #define init_task (init_task_union.task)
  1066. #define init_stack (init_task_union.stack)
  1067. /* In misc.c */
  1068. void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  1069. #endif /* ndef ASSEMBLY*/
  1070. #ifdef CONFIG_MACH_SPECIFIC
  1071. #if defined(CONFIG_8xx)
  1072. #define _machine _MACH_8xx
  1073. #define have_of 0
  1074. #elif defined(CONFIG_OAK)
  1075. #define _machine _MACH_oak
  1076. #define have_of 0
  1077. #elif defined(CONFIG_WALNUT)
  1078. #define _machine _MACH_walnut
  1079. #define have_of 0
  1080. #elif defined(CONFIG_APUS)
  1081. #define _machine _MACH_apus
  1082. #define have_of 0
  1083. #elif defined(CONFIG_GEMINI)
  1084. #define _machine _MACH_gemini
  1085. #define have_of 0
  1086. #elif defined(CONFIG_8260)
  1087. #define _machine _MACH_8260
  1088. #define have_of 0
  1089. #elif defined(CONFIG_SANDPOINT)
  1090. #define _machine _MACH_sandpoint
  1091. #elif defined(CONFIG_HIDDEN_DRAGON)
  1092. #define _machine _MACH_hidden_dragon
  1093. #define have_of 0
  1094. #else
  1095. #error "Machine not defined correctly"
  1096. #endif
  1097. #endif /* CONFIG_MACH_SPECIFIC */
  1098. #endif /* __ASM_PPC_PROCESSOR_H */