canyonlands.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * canyonlands.h - configuration for Canyonlands (460EX)
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_CANYONLANDS 1 /* Board is Canyonlands */
  29. #define CONFIG_440 1
  30. #define CONFIG_4xx 1 /* ... PPC4xx family */
  31. #define CONFIG_460EX 1 /* Specific PPC460EX support */
  32. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  34. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  35. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  36. /*-----------------------------------------------------------------------
  37. * Base addresses -- Note these are effective addresses where the
  38. * actual resources get mapped (not physical addresses)
  39. *----------------------------------------------------------------------*/
  40. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  41. #define CFG_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  42. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  43. #define CFG_PCI_TARGBASE CFG_PCI_MEMBASE
  44. #define CFG_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  45. #define CFG_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  46. #define CFG_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
  47. #define CFG_PCIE0_CFGBASE 0xc0000000
  48. #define CFG_PCIE1_CFGBASE 0xc1000000
  49. #define CFG_PCIE0_XCFGBASE 0xc3000000
  50. #define CFG_PCIE1_XCFGBASE 0xc3001000
  51. #define CFG_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
  52. /* base address of inbound PCIe window */
  53. #define CFG_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
  54. /* EBC stuff */
  55. #define CFG_NAND_ADDR 0xE0000000
  56. #define CFG_BCSR_BASE 0xE1000000
  57. #define CFG_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
  58. #define CFG_FLASH_BASE 0xFC000000 /* later mapped to this addr */
  59. #define CFG_FLASH_BASE_PHYS_H 0x4
  60. #define CFG_FLASH_BASE_PHYS_L 0xCC000000
  61. #define CFG_FLASH_BASE_PHYS (((u64)CFG_FLASH_BASE_PHYS_H << 32) | \
  62. (u64)CFG_FLASH_BASE_PHYS_L)
  63. #define CFG_FLASH_SIZE (64 << 20)
  64. #define CFG_OCM_BASE 0xE3000000 /* OCM: 16k */
  65. #define CFG_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  66. #define CFG_LOCAL_CONF_REGS 0xEF000000
  67. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals */
  68. #define CFG_MONITOR_BASE TEXT_BASE
  69. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  70. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc()*/
  71. /*-----------------------------------------------------------------------
  72. * Initial RAM & stack pointer (placed in OCM)
  73. *----------------------------------------------------------------------*/
  74. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  75. #define CFG_INIT_RAM_END (4 << 10)
  76. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  77. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  78. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  79. /*-----------------------------------------------------------------------
  80. * Serial Port
  81. *----------------------------------------------------------------------*/
  82. #define CONFIG_BAUDRATE 115200
  83. #define CONFIG_SERIAL_MULTI 1
  84. #undef CONFIG_UART1_CONSOLE /* define this if you want console on UART1 */
  85. #define CFG_BAUDRATE_TABLE \
  86. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  87. /*-----------------------------------------------------------------------
  88. * Environment
  89. *----------------------------------------------------------------------*/
  90. /*
  91. * Define here the location of the environment variables (FLASH).
  92. */
  93. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  94. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  95. #define CFG_NAND_CS 3 /* NAND chip connected to CSx */
  96. #else
  97. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  98. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  99. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  100. #endif
  101. /*
  102. * IPL (Initial Program Loader, integrated inside CPU)
  103. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  104. *
  105. * SPL (Secondary Program Loader)
  106. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  107. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  108. * controller and the NAND controller so that the special U-Boot image can be
  109. * loaded from NAND to SDRAM.
  110. *
  111. * NUB (NAND U-Boot)
  112. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  113. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  114. *
  115. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  116. * set up. While still running from cache, I experienced problems accessing
  117. * the NAND controller. sr - 2006-08-25
  118. */
  119. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  120. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  121. #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
  122. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  123. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from */
  124. /* this addr */
  125. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  126. /*
  127. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  128. */
  129. #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  130. #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  131. /*
  132. * Now the NAND chip has to be defined (no autodetection used!)
  133. */
  134. #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
  135. #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  136. #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
  137. #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  138. #undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  139. #define CFG_NAND_ECCSIZE 256
  140. #define CFG_NAND_ECCBYTES 3
  141. #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
  142. #define CFG_NAND_OOBSIZE 16
  143. #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
  144. #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  145. #ifdef CFG_ENV_IS_IN_NAND
  146. /*
  147. * For NAND booting the environment is embedded in the U-Boot image. Please take
  148. * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
  149. */
  150. #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
  151. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
  152. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * FLASH related
  156. *----------------------------------------------------------------------*/
  157. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  158. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  159. #define CFG_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
  160. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  161. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  162. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  163. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  164. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  165. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  166. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  167. #ifdef CFG_ENV_IS_IN_FLASH
  168. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  169. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  170. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  171. /* Address and size of Redundant Environment Sector */
  172. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  173. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  174. #endif /* CFG_ENV_IS_IN_FLASH */
  175. /*-----------------------------------------------------------------------
  176. * NAND-FLASH related
  177. *----------------------------------------------------------------------*/
  178. #define CFG_MAX_NAND_DEVICE 1
  179. #define NAND_MAX_CHIPS 1
  180. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  181. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  182. /*------------------------------------------------------------------------------
  183. * DDR SDRAM
  184. *----------------------------------------------------------------------------*/
  185. #if !defined(CONFIG_NAND_U_BOOT)
  186. /*
  187. * NAND booting U-Boot version uses a fixed initialization, since the whole
  188. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  189. * code.
  190. */
  191. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  192. #define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
  193. #define CONFIG_DDR_ECC 1 /* with ECC support */
  194. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  195. #endif
  196. #define CFG_MBYTES_SDRAM 256 /* 256MB */
  197. /*-----------------------------------------------------------------------
  198. * I2C
  199. *----------------------------------------------------------------------*/
  200. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  201. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  202. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  203. #define CFG_I2C_SLAVE 0x7F
  204. #define CFG_I2C_MULTI_EEPROMS
  205. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  206. #define CFG_I2C_EEPROM_ADDR_LEN 1
  207. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  208. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  209. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  210. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  211. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  212. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  213. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  214. #define CFG_DTT_MAX_TEMP 70
  215. #define CFG_DTT_LOW_TEMP -30
  216. #define CFG_DTT_HYSTERESIS 3
  217. /* RTC configuration */
  218. #define CONFIG_RTC_M41T62 1
  219. #define CFG_I2C_RTC_ADDR 0x68
  220. /*-----------------------------------------------------------------------
  221. * Ethernet
  222. *----------------------------------------------------------------------*/
  223. #define CONFIG_IBM_EMAC4_V4 1
  224. #define CONFIG_MII 1 /* MII PHY management */
  225. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  226. #define CONFIG_PHY1_ADDR 1
  227. #define CONFIG_HAS_ETH0 1
  228. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  229. #define CONFIG_NET_MULTI 1
  230. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  231. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  232. #define CONFIG_PHY_DYNAMIC_ANEG 1
  233. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  234. #define CONFIG_PREBOOT "echo;" \
  235. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  236. "echo"
  237. #undef CONFIG_BOOTARGS
  238. #define CONFIG_EXTRA_ENV_SETTINGS \
  239. "netdev=eth0\0" \
  240. "hostname=canyonlands\0" \
  241. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  242. "nfsroot=${serverip}:${rootpath}\0" \
  243. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  244. "addip=setenv bootargs ${bootargs} " \
  245. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  246. ":${hostname}:${netdev}:off panic=1\0" \
  247. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  248. "net_nfs=tftp 200000 ${bootfile};" \
  249. "run nfsargs addip addtty;" \
  250. "bootm 200000\0" \
  251. "net_nfs_fdt=tftp 200000 ${bootfile};" \
  252. "tftp ${fdt_addr} ${fdt_file};" \
  253. "run nfsargs addip addtty;" \
  254. "bootm 200000 - ${fdt_addr}\0" \
  255. "flash_nfs=run nfsargs addip addtty;" \
  256. "bootm ${kernel_addr}\0" \
  257. "flash_self=run ramargs addip addtty;" \
  258. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  259. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  260. "bootfile=canyonlands/uImage\0" \
  261. "fdt_file=canyonlands/canyonlands.dtb\0" \
  262. "fdt_addr=400000\0" \
  263. "kernel_addr=fc000000\0" \
  264. "ramdisk_addr=fc200000\0" \
  265. "initrd_high=30000000\0" \
  266. "load=tftp 200000 canyonlands/u-boot.bin\0" \
  267. "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
  268. "cp.b ${fileaddr} fffa0000 ${filesize};" \
  269. "setenv filesize;saveenv\0" \
  270. "upd=run load update\0" \
  271. "nload=tftp 200000 canyonlands/u-boot-nand.bin\0" \
  272. "nupdate=nand erase 0 60000;nand write 200000 0 60000;" \
  273. "setenv filesize;saveenv\0" \
  274. "nupd=run nload nupdate\0" \
  275. "pciconfighost=1\0" \
  276. "pcie_mode=RP:RP\0" \
  277. ""
  278. #define CONFIG_BOOTCOMMAND "run flash_self"
  279. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  280. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  281. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  282. /*
  283. * BOOTP options
  284. */
  285. #define CONFIG_BOOTP_BOOTFILESIZE
  286. #define CONFIG_BOOTP_BOOTPATH
  287. #define CONFIG_BOOTP_GATEWAY
  288. #define CONFIG_BOOTP_HOSTNAME
  289. #define CONFIG_BOOTP_SUBNETMASK
  290. /*
  291. * Command line configuration.
  292. */
  293. #include <config_cmd_default.h>
  294. #define CONFIG_CMD_ASKENV
  295. #define CONFIG_CMD_DATE
  296. #define CONFIG_CMD_DHCP
  297. #define CONFIG_CMD_DTT
  298. #define CONFIG_CMD_DIAG
  299. #define CONFIG_CMD_EEPROM
  300. #define CONFIG_CMD_ELF
  301. #define CONFIG_CMD_FAT
  302. #define CONFIG_CMD_I2C
  303. #define CONFIG_CMD_IRQ
  304. #define CONFIG_CMD_MII
  305. #define CONFIG_CMD_NAND
  306. #define CONFIG_CMD_NET
  307. #define CONFIG_CMD_NFS
  308. #define CONFIG_CMD_PCI
  309. #define CONFIG_CMD_PING
  310. #define CONFIG_CMD_REGINFO
  311. #define CONFIG_CMD_SDRAM
  312. /*-----------------------------------------------------------------------
  313. * Miscellaneous configurable options
  314. *----------------------------------------------------------------------*/
  315. #define CFG_LONGHELP /* undef to save memory */
  316. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  317. #if defined(CONFIG_CMD_KGDB)
  318. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  319. #else
  320. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  321. #endif
  322. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  323. #define CFG_MAXARGS 16 /* max number of command args */
  324. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  325. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  326. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  327. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  328. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  329. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  330. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  331. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  332. #define CONFIG_LOOPW 1 /* enable loopw command */
  333. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  334. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  335. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  336. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  337. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  338. #ifdef CFG_HUSH_PARSER
  339. #define CFG_PROMPT_HUSH_PS2 "> "
  340. #endif
  341. /*-----------------------------------------------------------------------
  342. * PCI stuff
  343. *----------------------------------------------------------------------*/
  344. /* General PCI */
  345. #define CONFIG_PCI /* include pci support */
  346. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  347. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  348. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  349. /* Board-specific PCI */
  350. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  351. #undef CFG_PCI_MASTER_INIT
  352. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  353. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  354. /*
  355. * For booting Linux, the board info and command line data
  356. * have to be in the first 8 MB of memory, since this is
  357. * the maximum mapped by the Linux kernel during initialization.
  358. */
  359. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  360. /*
  361. * Internal Definitions
  362. */
  363. #if defined(CONFIG_CMD_KGDB)
  364. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  365. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  366. #endif
  367. /*-----------------------------------------------------------------------
  368. * External Bus Controller (EBC) Setup
  369. *----------------------------------------------------------------------*/
  370. /*
  371. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  372. * boot EBC mapping only supports a maximum of 16MBytes
  373. * (4.ff00.0000 - 4.ffff.ffff).
  374. * To solve this problem, the FLASH has to get remapped to another
  375. * EBC address which accepts bigger regions:
  376. *
  377. * 0xfc00.0000 -> 4.cc00.0000
  378. */
  379. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  380. /* Memory Bank 3 (NOR-FLASH) initialization */
  381. #define CFG_EBC_PB3AP 0x10055e00
  382. #define CFG_EBC_PB3CR (CFG_BOOT_BASE_ADDR | 0x9a000)
  383. /* Memory Bank 0 (NAND-FLASH) initialization */
  384. #define CFG_EBC_PB0AP 0x018003c0
  385. #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  386. #else
  387. /* Memory Bank 0 (NOR-FLASH) initialization */
  388. #define CFG_EBC_PB0AP 0x10055e00
  389. #define CFG_EBC_PB0CR (CFG_BOOT_BASE_ADDR | 0x9a000)
  390. /* Memory Bank 3 (NAND-FLASH) initialization */
  391. #define CFG_EBC_PB3AP 0x018003c0
  392. #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  393. #endif
  394. /* Memory Bank 2 (CPLD) initialization */
  395. #define CFG_EBC_PB2AP 0x00804240
  396. #define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
  397. #define CFG_EBC_CFG 0xB8400000 /* EBC0_CFG */
  398. /*
  399. * PPC4xx GPIO Configuration
  400. */
  401. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  402. { \
  403. /* GPIO Core 0 */ \
  404. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  405. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  406. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  407. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  408. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  409. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  410. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  411. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  412. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  413. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  414. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  415. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  416. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  417. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  418. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  419. {GPIO0_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  420. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  421. {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  422. {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  423. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  424. {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  425. {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  426. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  427. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  428. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  429. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  430. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  431. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  432. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  433. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  434. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  435. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  436. }, \
  437. { \
  438. /* GPIO Core 1 */ \
  439. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  440. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  441. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  442. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  443. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  444. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  445. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  446. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  447. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  448. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  449. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  450. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  451. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  452. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  453. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  454. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  455. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  456. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  457. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  458. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  459. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  460. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  461. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  462. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  463. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  464. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  465. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  466. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  467. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  468. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  469. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  470. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  471. } \
  472. }
  473. /* pass open firmware flat tree */
  474. #define CONFIG_OF_LIBFDT 1
  475. #define CONFIG_OF_BOARD_SETUP 1
  476. #endif /* __CONFIG_H */