ddr.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_ddr_sdram.h>
  10. #include <asm/fsl_ddr_dimm_params.h>
  11. struct board_specific_parameters {
  12. u32 n_ranks;
  13. u32 datarate_mhz_high;
  14. u32 clk_adjust;
  15. u32 cpo;
  16. u32 write_data_delay;
  17. u32 force_2T;
  18. };
  19. /*
  20. * This table contains all valid speeds we want to override with board
  21. * specific parameters. datarate_mhz_high values need to be in ascending order
  22. * for each n_ranks group.
  23. *
  24. * For DDR2 DIMM, all combinations of clk_adjust and write_data_delay have been
  25. * tested. For RDIMM, clk_adjust = 4 and write_data_delay = 3 is optimized for
  26. * all clocks from 400MT/s to 800MT/s, verified with Kingston KVR800D2D8P6/2G.
  27. * For UDIMM, clk_adjust = 8 and write_delay = 5 is optimized for all clocks
  28. * from 400MT/s to 800MT/s, verified with Micron MT18HTF25672AY-800E1.
  29. *
  30. * CPO value doesn't matter if workaround for errata 111 and 134 enabled.
  31. */
  32. static const struct board_specific_parameters udimm0[] = {
  33. /*
  34. * memory controller 0
  35. * num| hi| clk| cpo|wrdata|2T
  36. * ranks| mhz|adjst| | delay|
  37. */
  38. {2, 333, 8, 7, 5, 0},
  39. {2, 400, 8, 9, 5, 0},
  40. {2, 549, 8, 11, 5, 0},
  41. {2, 680, 8, 10, 5, 0},
  42. {2, 850, 8, 12, 5, 1},
  43. {1, 333, 6, 7, 3, 0},
  44. {1, 400, 6, 9, 3, 0},
  45. {1, 549, 6, 11, 3, 0},
  46. {1, 680, 1, 10, 5, 0},
  47. {1, 850, 1, 12, 5, 0},
  48. {}
  49. };
  50. static const struct board_specific_parameters udimm1[] = {
  51. /*
  52. * memory controller 1
  53. * num| hi| clk| cpo|wrdata|2T
  54. * ranks| mhz|adjst| | delay|
  55. */
  56. {2, 333, 8, 7, 5, 0},
  57. {2, 400, 8, 9, 5, 0},
  58. {2, 549, 8, 11, 5, 0},
  59. {2, 680, 8, 11, 5, 0},
  60. {2, 850, 8, 13, 5, 1},
  61. {1, 333, 6, 7, 3, 0},
  62. {1, 400, 6, 9, 3, 0},
  63. {1, 549, 6, 11, 3, 0},
  64. {1, 680, 1, 11, 6, 0},
  65. {1, 850, 1, 13, 6, 0},
  66. {}
  67. };
  68. static const struct board_specific_parameters *udimms[] = {
  69. udimm0,
  70. udimm1,
  71. };
  72. static const struct board_specific_parameters rdimm0[] = {
  73. /*
  74. * memory controller 0
  75. * num| hi| clk| cpo|wrdata|2T
  76. * ranks| mhz|adjst| | delay|
  77. */
  78. {2, 333, 4, 7, 3, 0},
  79. {2, 400, 4, 9, 3, 0},
  80. {2, 549, 4, 11, 3, 0},
  81. {2, 680, 4, 10, 3, 0},
  82. {2, 850, 4, 12, 3, 1},
  83. {}
  84. };
  85. static const struct board_specific_parameters rdimm1[] = {
  86. /*
  87. * memory controller 1
  88. * num| hi| clk| cpo|wrdata|2T
  89. * ranks| mhz|adjst| | delay|
  90. */
  91. {2, 333, 4, 7, 3, 0},
  92. {2, 400, 4, 9, 3, 0},
  93. {2, 549, 4, 11, 3, 0},
  94. {2, 680, 4, 11, 3, 0},
  95. {2, 850, 4, 13, 3, 1},
  96. {}
  97. };
  98. static const struct board_specific_parameters *rdimms[] = {
  99. rdimm0,
  100. rdimm1,
  101. };
  102. void fsl_ddr_board_options(memctl_options_t *popts,
  103. dimm_params_t *pdimm,
  104. unsigned int ctrl_num)
  105. {
  106. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  107. ulong ddr_freq;
  108. if (ctrl_num > 1) {
  109. printf("Wrong parameter for controller number %d", ctrl_num);
  110. return;
  111. }
  112. if (!pdimm->n_ranks)
  113. return;
  114. if (popts->registered_dimm_en)
  115. pbsp = rdimms[ctrl_num];
  116. else
  117. pbsp = udimms[ctrl_num];
  118. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  119. * freqency and n_banks specified in board_specific_parameters table.
  120. */
  121. ddr_freq = get_ddr_freq(0) / 1000000;
  122. while (pbsp->datarate_mhz_high) {
  123. if (pbsp->n_ranks == pdimm->n_ranks) {
  124. if (ddr_freq <= pbsp->datarate_mhz_high) {
  125. popts->clk_adjust = pbsp->clk_adjust;
  126. popts->cpo_override = pbsp->cpo;
  127. popts->write_data_delay =
  128. pbsp->write_data_delay;
  129. popts->twoT_en = pbsp->force_2T;
  130. goto found;
  131. }
  132. pbsp_highest = pbsp;
  133. }
  134. pbsp++;
  135. }
  136. if (pbsp_highest) {
  137. printf("Error: board specific timing not found "
  138. "for data rate %lu MT/s!\n"
  139. "Trying to use the highest speed (%u) parameters\n",
  140. ddr_freq, pbsp_highest->datarate_mhz_high);
  141. popts->clk_adjust = pbsp->clk_adjust;
  142. popts->cpo_override = pbsp->cpo;
  143. popts->write_data_delay = pbsp->write_data_delay;
  144. popts->twoT_en = pbsp->force_2T;
  145. } else {
  146. panic("DIMM is not supported by this board");
  147. }
  148. found:
  149. /*
  150. * Factors to consider for half-strength driver enable:
  151. * - number of DIMMs installed
  152. */
  153. popts->half_strength_driver_enable = 0;
  154. }