xsengine.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /* High Level Configuration Options */
  30. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  31. #define CONFIG_XSENGINE 1
  32. #define CONFIG_MMC 1
  33. #define CONFIG_DOS_PARTITION 1
  34. #define BOARD_LATE_INIT 1
  35. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  36. /* we will never enable dcache, because we have to setup MMU first */
  37. #define CONFIG_SYS_NO_DCACHE
  38. #define CONFIG_SYS_HZ 1000
  39. #define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  40. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  41. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  42. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  43. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  44. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  45. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  46. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  47. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  48. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  49. #define CONFIG_SYS_DRAM_BASE 0xa0000000
  50. #define CONFIG_SYS_DRAM_SIZE 0x04000000
  51. /* FLASH organization */
  52. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  53. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  54. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  55. #define PHYS_FLASH_2 0x00000000 /* Flash Bank #2 */
  56. #define PHYS_FLASH_SECT_SIZE 0x00020000 /* 127 KB sectors */
  57. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  58. /*
  59. * JFFS2 partitions
  60. */
  61. /* No command line, one static partition, whole device */
  62. #undef CONFIG_CMD_MTDPARTS
  63. #define CONFIG_JFFS2_DEV "nor0"
  64. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  65. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  66. /* mtdparts command line support */
  67. /* Note: fake mtd_id used, no linux mtd map file */
  68. /*
  69. #define CONFIG_CMD_MTDPARTS
  70. #define MTDIDS_DEFAULT "nor0=xsengine-0"
  71. #define MTDPARTS_DEFAULT "mtdparts=xsengine-0:256k(uboot),1m(kernel1),8m(kernel2)"
  72. */
  73. /* Environment settings */
  74. #define CONFIG_ENV_OVERWRITE
  75. #define CONFIG_ENV_IS_IN_FLASH 1
  76. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x40000) /* Addr of Environment Sector (after monitor)*/
  77. #define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE /* Size of the Environment Sector */
  78. #define CONFIG_ENV_SIZE 0x4000 /* 16kB Total Size of Environment Sector */
  79. /* timeout values are in ticks */
  80. #define CONFIG_SYS_FLASH_ERASE_TOUT (75*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  81. #define CONFIG_SYS_FLASH_WRITE_TOUT (50*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  82. /* Size of malloc() pool */
  83. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 256*1024)
  84. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  85. /* Hardware drivers */
  86. #define CONFIG_DRIVER_SMC91111
  87. #define CONFIG_SMC91111_BASE 0x04000300
  88. #define CONFIG_SMC_USE_32_BIT 1
  89. /* select serial console configuration */
  90. #define CONFIG_FFUART 1
  91. /* allow to overwrite serial and ethaddr */
  92. #define CONFIG_BAUDRATE 115200
  93. /*
  94. * BOOTP options
  95. */
  96. #define CONFIG_BOOTP_BOOTFILESIZE
  97. #define CONFIG_BOOTP_BOOTPATH
  98. #define CONFIG_BOOTP_GATEWAY
  99. #define CONFIG_BOOTP_HOSTNAME
  100. /*
  101. * Command line configuration.
  102. */
  103. #include <config_cmd_default.h>
  104. #define CONFIG_CMD_FAT
  105. #define CONFIG_CMD_PING
  106. #define CONFIG_CMD_JFFS2
  107. #define CONFIG_BOOTDELAY 3
  108. #define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
  109. #define CONFIG_NETMASK 255.255.255.0
  110. #define CONFIG_IPADDR 192.168.1.50
  111. #define CONFIG_SERVERIP 192.168.1.2
  112. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=jffs2 console=ttyS1,115200"
  113. #define CONFIG_CMDLINE_TAG
  114. /* Miscellaneous configurable options */
  115. #define CONFIG_SYS_HUSH_PARSER 1
  116. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  117. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  118. #define CONFIG_SYS_PROMPT "XS-Engine u-boot> " /* Monitor Command Prompt */
  119. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  120. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  121. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  122. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  123. #define CONFIG_SYS_MEMTEST_START 0xA0400000 /* memtest works on */
  124. #define CONFIG_SYS_MEMTEST_END 0xA0800000 /* 4 ... 8 MB in DRAM */
  125. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } /* valid baudrates */
  126. #define CONFIG_SYS_LOAD_ADDR 0xA0000000 /* load kernel to this address */
  127. #ifdef CONFIG_MMC
  128. #define CONFIG_PXA_MMC
  129. #define CONFIG_CMD_MMC
  130. #define CONFIG_SYS_MMC_BASE 0xF0000000
  131. #endif
  132. /* Stack sizes - The stack sizes are set up in start.S using the settings below */
  133. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  134. #ifdef CONFIG_USE_IRQ
  135. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  136. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  137. #endif
  138. /* GP set register */
  139. #define CONFIG_SYS_GPSR0_VAL 0x0000A000 /* CS1, PROG(FPGA) */
  140. #define CONFIG_SYS_GPSR1_VAL 0x00020000 /* nPWE */
  141. #define CONFIG_SYS_GPSR2_VAL 0x0000C000 /* CS2, CS3 */
  142. /* GP clear register */
  143. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  144. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  145. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  146. /* GP direction register */
  147. #define CONFIG_SYS_GPDR0_VAL 0x0000A000 /* CS1, PROG(FPGA) */
  148. #define CONFIG_SYS_GPDR1_VAL 0x00022A80 /* nPWE, FFUART + BTUART pins */
  149. #define CONFIG_SYS_GPDR2_VAL 0x0000C000 /* CS2, CS3 */
  150. /* GP rising edge detect register */
  151. #define CONFIG_SYS_GRER0_VAL 0x00000000
  152. #define CONFIG_SYS_GRER1_VAL 0x00000000
  153. #define CONFIG_SYS_GRER2_VAL 0x00000000
  154. /* GP falling edge detect register */
  155. #define CONFIG_SYS_GFER0_VAL 0x00000000
  156. #define CONFIG_SYS_GFER1_VAL 0x00000000
  157. #define CONFIG_SYS_GFER2_VAL 0x00000000
  158. /* GP alternate function register */
  159. #define CONFIG_SYS_GAFR0_L_VAL 0x80000000 /* CS1 */
  160. #define CONFIG_SYS_GAFR0_U_VAL 0x00000010 /* RDY */
  161. #define CONFIG_SYS_GAFR1_L_VAL 0x09988050 /* FFUART + BTUART pins */
  162. #define CONFIG_SYS_GAFR1_U_VAL 0x00000008 /* nPWE */
  163. #define CONFIG_SYS_GAFR2_L_VAL 0xA0000000 /* CS2, CS3 */
  164. #define CONFIG_SYS_GAFR2_U_VAL 0x00000000
  165. #define CONFIG_SYS_PSSR_VAL 0x00000020 /* Power manager sleep status */
  166. #define CONFIG_SYS_CCCR_VAL 0x00000161 /* 100 MHz memory, 400 MHz CPU */
  167. #define CONFIG_SYS_CKEN_VAL 0x000000C0 /* BTUART and FFUART enabled */
  168. #define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */
  169. /* Memory settings */
  170. #define CONFIG_SYS_MSC0_VAL 0x25F425F0
  171. /* MDCNFG: SDRAM Configuration Register */
  172. #define CONFIG_SYS_MDCNFG_VAL 0x000009C9
  173. /* MDREFR: SDRAM Refresh Control Register */
  174. #define CONFIG_SYS_MDREFR_VAL 0x00018018
  175. /* MDMRS: Mode Register Set Configuration Register */
  176. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  177. #endif /* __CONFIG_H */