pleb2.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuration settings for the PLEB 2 board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_PXA250 1 /* This is an PXA255 CPU */
  36. #define CONFIG_PLEB2 1 /* on an PLEB2 Board */
  37. #undef CONFIG_LCD
  38. #undef CONFIG_MMC
  39. #define BOARD_LATE_INIT 1
  40. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  41. /* we will never enable dcache, because we have to setup MMU first */
  42. #define CONFIG_SYS_NO_DCACHE
  43. /*
  44. * Size of malloc() pool
  45. */
  46. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  47. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  48. /*
  49. * Hardware drivers
  50. */
  51. /* None - PLEB 2 doesn't have any of this.
  52. #define CONFIG_DRIVER_LAN91C96
  53. #define CONFIG_LAN91C96_BASE 0x0C000000 */
  54. /*
  55. * select serial console configuration
  56. */
  57. #define CONFIG_FFUART 1 /* we use FFUART on PLEB 2 */
  58. /* allow to overwrite serial and ethaddr */
  59. #define CONFIG_ENV_OVERWRITE
  60. #define CONFIG_BAUDRATE 115200
  61. /*
  62. * BOOTP options
  63. */
  64. #define CONFIG_BOOTP_BOOTFILESIZE
  65. #define CONFIG_BOOTP_BOOTPATH
  66. #define CONFIG_BOOTP_GATEWAY
  67. #define CONFIG_BOOTP_HOSTNAME
  68. /*
  69. * Command line configuration.
  70. */
  71. #include <config_cmd_default.h>
  72. #undef CONFIG_CMD_NET
  73. #define CONFIG_BOOTDELAY 3
  74. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  75. #define CONFIG_NETMASK 255.255.0.0
  76. #define CONFIG_IPADDR 192.168.0.21
  77. #define CONFIG_SERVERIP 192.168.0.250
  78. #define CONFIG_BOOTCOMMAND "bootm 40000"
  79. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 prompt_ramdisk=0 load_ramdisk=1 console=ttyS0,115200"
  80. #define CONFIG_CMDLINE_TAG
  81. #define CONFIG_INITRD_TAG
  82. #define CONFIG_SETUP_MEMORY_TAGS
  83. #if defined(CONFIG_CMD_KGDB)
  84. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  85. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  86. #endif
  87. /*
  88. * Miscellaneous configurable options
  89. */
  90. #define CONFIG_SYS_HUSH_PARSER 1
  91. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  92. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  93. #ifdef CONFIG_SYS_HUSH_PARSER
  94. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  95. #else
  96. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  97. #endif
  98. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  99. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  100. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  101. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  102. #define CONFIG_SYS_DEVICE_NULLDEV 1
  103. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  104. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  105. #define CONFIG_SYS_LOAD_ADDR 0xa2000000 /* default load address */
  106. #define CONFIG_SYS_HZ 1000
  107. #define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  108. /* valid baudrates */
  109. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  110. #ifdef CONFIG_MMC
  111. #define CONFIG_PXA_MMC
  112. #define CONFIG_CMD_MMC
  113. #endif
  114. /*
  115. * Stack sizes
  116. *
  117. * The stack sizes are set up in start.S using the settings below
  118. */
  119. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  120. #ifdef CONFIG_USE_IRQ
  121. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  122. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  123. #endif
  124. /*
  125. * Physical Memory Map
  126. */
  127. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  128. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  129. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  130. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  131. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  132. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  133. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  134. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  135. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  136. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  137. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  138. #define PHYS_FLASH_SIZE 0x00800000 /* 4 MB */
  139. /* Not entirely sure about this - DS/CHC */
  140. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  141. #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
  142. #define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1
  143. #define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
  144. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  145. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  146. /*
  147. * GPIO settings
  148. */
  149. #define CONFIG_SYS_GPSR0_VAL 0x00000000 /* Don't set anything */
  150. #define CONFIG_SYS_GPSR1_VAL 0x00000080
  151. #define CONFIG_SYS_GPSR2_VAL 0x00000000
  152. #define CONFIG_SYS_GPCR0_VAL 0x00000000 /* Don't clear anything */
  153. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  154. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  155. #define CONFIG_SYS_GPDR0_VAL 0x00000000
  156. #define CONFIG_SYS_GPDR1_VAL 0x000007C3
  157. #define CONFIG_SYS_GPDR2_VAL 0x00000000
  158. /* Edge detect registers (these are set by the kernel) */
  159. #define CONFIG_SYS_GRER0_VAL 0x00000000
  160. #define CONFIG_SYS_GRER1_VAL 0x00000000
  161. #define CONFIG_SYS_GRER2_VAL 0x00000000
  162. #define CONFIG_SYS_GFER0_VAL 0x00000000
  163. #define CONFIG_SYS_GFER1_VAL 0x00000000
  164. #define CONFIG_SYS_GFER2_VAL 0x00000000
  165. #define CONFIG_SYS_GAFR0_L_VAL 0x00000000
  166. #define CONFIG_SYS_GAFR0_U_VAL 0x00000000
  167. #define CONFIG_SYS_GAFR1_L_VAL 0x00008010 /* Use FF UART Send and Receive */
  168. #define CONFIG_SYS_GAFR1_U_VAL 0x00000000
  169. #define CONFIG_SYS_GAFR2_L_VAL 0x00000000
  170. #define CONFIG_SYS_GAFR2_U_VAL 0x00000000
  171. #define CONFIG_SYS_PSSR_VAL 0x20
  172. #define CONFIG_SYS_CCCR_VAL 0x00000141 /* 100 MHz memory, 200 MHz CPU */
  173. #define CONFIG_SYS_CKEN_VAL 0x00000060 /* FFUART and STUART enabled */
  174. #define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */
  175. /*
  176. * Memory settings
  177. */
  178. #define CONFIG_SYS_MSC0_VAL 0x00007FF0 /* Not properly calculated - FIXME (DS) */
  179. #define CONFIG_SYS_MSC1_VAL 0x00000000
  180. #define CONFIG_SYS_MSC2_VAL 0x00000000
  181. #define CONFIG_SYS_MDCNFG_VAL 0x00000aC9 /* Memory timings for the SDRAM.
  182. tRP=2, CL=2, tRCD=2, tRAS=5, tRC=8 */
  183. #define CONFIG_SYS_MDREFR_VAL 0x00403018 /* Initial setting, individual */
  184. /* bits set in lowlevel_init.S */
  185. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  186. /*
  187. * PCMCIA and CF Interfaces
  188. */
  189. #define CONFIG_SYS_MECR_VAL 0x00000000 /* Hangover from Lubbock.
  190. Needs calculating. (DS/CHC) */
  191. #define CONFIG_SYS_MCMEM0_VAL 0x00010504
  192. #define CONFIG_SYS_MCMEM1_VAL 0x00010504
  193. #define CONFIG_SYS_MCATT0_VAL 0x00010504
  194. #define CONFIG_SYS_MCATT1_VAL 0x00010504
  195. #define CONFIG_SYS_MCIO0_VAL 0x00004715
  196. #define CONFIG_SYS_MCIO1_VAL 0x00004715
  197. /*
  198. * FLASH and environment organization
  199. */
  200. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  201. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  202. /* timeout values are in ticks */
  203. /* FIXME */
  204. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  205. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  206. /* Flash protection */
  207. #define CONFIG_SYS_FLASH_PROTECTION 1
  208. /* FIXME */
  209. #define CONFIG_ENV_IS_IN_FLASH 1
  210. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x3C000) /* Addr of Environment Sector */
  211. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */
  212. #define CONFIG_ENV_SECT_SIZE 0x20000
  213. /* Option added to get around byte ordering issues in the flash driver */
  214. #define CONFIG_SYS_LITTLE_ENDIAN 1
  215. #endif /* __CONFIG_H */