cradle.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  34. #define CONFIG_HHP_CRADLE 1 /* on an Cradle Board */
  35. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  36. /* we will never enable dcache, because we have to setup MMU first */
  37. #define CONFIG_SYS_NO_DCACHE
  38. /*
  39. * Size of malloc() pool
  40. */
  41. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  42. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  43. /*
  44. * Hardware drivers
  45. */
  46. #define CONFIG_DRIVER_SMC91111
  47. #define CONFIG_SMC91111_BASE 0x10000300
  48. #define CONFIG_SMC91111_EXT_PHY
  49. #define CONFIG_SMC_USE_32_BIT
  50. /*
  51. * select serial console configuration
  52. */
  53. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  54. /* allow to overwrite serial and ethaddr */
  55. #define CONFIG_ENV_OVERWRITE
  56. #define CONFIG_BAUDRATE 115200
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_BOOTFILESIZE
  61. #define CONFIG_BOOTP_BOOTPATH
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. /*
  65. * Command line configuration.
  66. */
  67. #include <config_cmd_default.h>
  68. #define CONFIG_BOOTDELAY 3
  69. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 console=ttyS0,115200"
  70. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  71. #define CONFIG_NETMASK 255.255.0.0
  72. #define CONFIG_IPADDR 192.168.0.21
  73. #define CONFIG_SERVERIP 192.168.0.250
  74. #define CONFIG_BOOTCOMMAND "bootm 40000"
  75. #define CONFIG_CMDLINE_TAG
  76. /*
  77. * Miscellaneous configurable options
  78. */
  79. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  80. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  81. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  82. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  83. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  84. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  85. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  86. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  87. #define CONFIG_SYS_LOAD_ADDR 0xa2000000 /* default load address */
  88. #define CONFIG_SYS_HZ 1000
  89. #define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  90. /* valid baudrates */
  91. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  92. /*
  93. * Stack sizes
  94. *
  95. * The stack sizes are set up in start.S using the settings below
  96. */
  97. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  98. #ifdef CONFIG_USE_IRQ
  99. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  100. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  101. #endif
  102. /*
  103. * Physical Memory Map
  104. */
  105. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  106. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  107. #define PHYS_SDRAM_1_SIZE 0x01000000 /* 64 MB */
  108. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  109. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  110. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  111. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  112. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  113. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  114. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  115. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #1 */
  116. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  117. #define CONFIG_SYS_DRAM_BASE 0xa0000000
  118. #define CONFIG_SYS_DRAM_SIZE 0x04000000
  119. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  120. /*
  121. * FLASH and environment organization
  122. */
  123. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  124. #define CONFIG_SYS_MAX_FLASH_SECT 32 /* max number of sectors on one chip */
  125. /* timeout values are in ticks */
  126. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  127. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  128. #define CONFIG_ENV_IS_IN_FLASH 1
  129. #define CONFIG_ENV_ADDR 0x00020000 /* absolute address for now */
  130. #define CONFIG_ENV_SIZE 0x20000 /* 8K ouch, this may later be */
  131. /******************************************************************************
  132. *
  133. * CPU specific defines
  134. *
  135. ******************************************************************************/
  136. /*
  137. * GPIO settings
  138. *
  139. * GPIO pin assignments
  140. * GPIO Name Dir Out AF
  141. * 0 NC
  142. * 1 NC
  143. * 2 SIRQ1 I
  144. * 3 SIRQ2 I
  145. * 4 SIRQ3 I
  146. * 5 DMAACK1 O 0
  147. * 6 DMAACK2 O 0
  148. * 7 DMAACK3 O 0
  149. * 8 TC1 O 0
  150. * 9 TC2 O 0
  151. * 10 TC3 O 0
  152. * 11 nDMAEN O 1
  153. * 12 AENCTRL O 0
  154. * 13 PLDTC O 0
  155. * 14 ETHIRQ I
  156. * 15 NC
  157. * 16 NC
  158. * 17 NC
  159. * 18 RDY I
  160. * 19 DMASIO I
  161. * 20 ETHIRQ NC
  162. * 21 NC
  163. * 22 PGMEN O 1 FIXME for debug only enable flash
  164. * 23 NC
  165. * 24 NC
  166. * 25 NC
  167. * 26 NC
  168. * 27 NC
  169. * 28 NC
  170. * 29 NC
  171. * 30 NC
  172. * 31 NC
  173. * 32 NC
  174. * 33 NC
  175. * 34 FFRXD I 01
  176. * 35 FFCTS I 01
  177. * 36 FFDCD I 01
  178. * 37 FFDSR I 01
  179. * 38 FFRI I 01
  180. * 39 FFTXD O 1 10
  181. * 40 FFDTR O 0 10
  182. * 41 FFRTS O 0 10
  183. * 42 RS232FOFF O 0 00
  184. * 43 NC
  185. * 44 NC
  186. * 45 IRSL0 O 0
  187. * 46 IRRX0 I 01
  188. * 47 IRTX0 O 0 10
  189. * 48 NC
  190. * 49 nIOWE O 0
  191. * 50 NC
  192. * 51 NC
  193. * 52 NC
  194. * 53 NC
  195. * 54 NC
  196. * 55 NC
  197. * 56 NC
  198. * 57 NC
  199. * 58 DKDIRQ I
  200. * 59 NC
  201. * 60 NC
  202. * 61 NC
  203. * 62 NC
  204. * 63 NC
  205. * 64 COMLED O 0
  206. * 65 COMLED O 0
  207. * 66 COMLED O 0
  208. * 67 COMLED O 0
  209. * 68 COMLED O 0
  210. * 69 COMLED O 0
  211. * 70 COMLED O 0
  212. * 71 COMLED O 0
  213. * 72 NC
  214. * 73 NC
  215. * 74 NC
  216. * 75 NC
  217. * 76 NC
  218. * 77 NC
  219. * 78 CSIO O 1
  220. * 79 NC
  221. * 80 CSETH O 1
  222. *
  223. * NOTE: All NC's are defined to be outputs
  224. *
  225. */
  226. /* Pin direction control */
  227. /* NOTE GPIO 0, 61, 62 are set for inputs due to CPLD SPAREs */
  228. #define CONFIG_SYS_GPDR0_VAL 0xfff3bf02
  229. #define CONFIG_SYS_GPDR1_VAL 0xfbffbf83
  230. #define CONFIG_SYS_GPDR2_VAL 0x0001ffff
  231. /* Set and Clear registers */
  232. #define CONFIG_SYS_GPSR0_VAL 0x00400800
  233. #define CONFIG_SYS_GPSR1_VAL 0x00000480
  234. #define CONFIG_SYS_GPSR2_VAL 0x00014000
  235. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  236. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  237. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  238. /* Edge detect registers (these are set by the kernel) */
  239. #define CONFIG_SYS_GRER0_VAL 0x00000000
  240. #define CONFIG_SYS_GRER1_VAL 0x00000000
  241. #define CONFIG_SYS_GRER2_VAL 0x00000000
  242. #define CONFIG_SYS_GFER0_VAL 0x00000000
  243. #define CONFIG_SYS_GFER1_VAL 0x00000000
  244. #define CONFIG_SYS_GFER2_VAL 0x00000000
  245. /* Alternate function registers */
  246. #define CONFIG_SYS_GAFR0_L_VAL 0x00000000
  247. #define CONFIG_SYS_GAFR0_U_VAL 0x00000010
  248. #define CONFIG_SYS_GAFR1_L_VAL 0x900a9550
  249. #define CONFIG_SYS_GAFR1_U_VAL 0x00000008
  250. #define CONFIG_SYS_GAFR2_L_VAL 0x20000000
  251. #define CONFIG_SYS_GAFR2_U_VAL 0x00000002
  252. /*
  253. * Clocks, power control and interrupts
  254. */
  255. #define CONFIG_SYS_PSSR_VAL 0x00000020
  256. #define CONFIG_SYS_CCCR_VAL 0x00000141 /* 100 MHz memory, 200 MHz CPU */
  257. #define CONFIG_SYS_CKEN_VAL 0x00000060 /* FFUART and STUART enabled */
  258. #define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */
  259. /* FIXME
  260. *
  261. * RTC settings
  262. * Watchdog
  263. *
  264. */
  265. /*
  266. * Memory settings
  267. *
  268. * FIXME Can ethernet be burst read and/or write?? This is set for lubbock
  269. * Verify timings on all
  270. */
  271. #define CONFIG_SYS_MSC0_VAL 0x000023FA /* flash bank (cs0) */
  272. /*#define CONFIG_SYS_MSC1_VAL 0x00003549 / * SuperIO bank (cs2) */
  273. #define CONFIG_SYS_MSC1_VAL 0x0000354c /* SuperIO bank (cs2) */
  274. #define CONFIG_SYS_MSC2_VAL 0x00001224 /* Ethernet bank (cs4) */
  275. #ifdef REDBOOT_WAY
  276. #define CONFIG_SYS_MDCNFG_VAL 0x00001aa1 /* FIXME can DTC be 01? */
  277. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  278. #define CONFIG_SYS_MDREFR_VAL 0x00018018
  279. #else
  280. #define CONFIG_SYS_MDCNFG_VAL 0x00001aa1 /* FIXME can DTC be 01? */
  281. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  282. #define CONFIG_SYS_MDREFR_VAL 0x00403018 /* Initial setting, individual bits set in lowlevel_init.S */
  283. #endif
  284. /*
  285. * PCMCIA and CF Interfaces (NOT USED, these values from lubbock init)
  286. */
  287. #define CONFIG_SYS_MECR_VAL 0x00000000
  288. #define CONFIG_SYS_MCMEM0_VAL 0x00010504
  289. #define CONFIG_SYS_MCMEM1_VAL 0x00010504
  290. #define CONFIG_SYS_MCATT0_VAL 0x00010504
  291. #define CONFIG_SYS_MCATT1_VAL 0x00010504
  292. #define CONFIG_SYS_MCIO0_VAL 0x00004715
  293. #define CONFIG_SYS_MCIO1_VAL 0x00004715
  294. /* Board specific defines */
  295. /* LED defines */
  296. #define YELLOW 0x03
  297. #define RED 0x02
  298. #define GREEN 0x01
  299. #define OFF 0x00
  300. #define LED_IRDA0 0
  301. #define LED_IRDA1 2
  302. #define LED_IRDA2 4
  303. #define LED_IRDA3 6
  304. #define CRADLE_LED_SET_REG GPSR2
  305. #define CRADLE_LED_CLR_REG GPCR2
  306. /* SuperIO defines */
  307. #define CRADLE_SIO_INDEX 0x2e
  308. #define CRADLE_SIO_DATA 0x2f
  309. /* IO defines */
  310. #define CRADLE_CPLD_PHYS 0x08000000
  311. #define CRADLE_SIO1_PHYS 0x08100000
  312. #define CRADLE_SIO2_PHYS 0x08200000
  313. #define CRADLE_SIO3_PHYS 0x08300000
  314. #define CRADLE_ETH_PHYS 0x10000000
  315. #ifndef __ASSEMBLY__
  316. /* global prototypes */
  317. void led_code(int code, int color);
  318. #endif
  319. #endif /* __CONFIG_H */