cpu_init.S 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Originates from Samsung's u-boot 1.1.6 port to S3C6400 / SMDK6400
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <s3c6400.h>
  27. .globl mem_ctrl_asm_init
  28. mem_ctrl_asm_init:
  29. /* DMC1 base address 0x7e001000 */
  30. ldr r0, =ELFIN_DMC1_BASE
  31. ldr r1, =0x4
  32. str r1, [r0, #INDEX_DMC_MEMC_CMD]
  33. ldr r1, =DMC_DDR_REFRESH_PRD
  34. str r1, [r0, #INDEX_DMC_REFRESH_PRD]
  35. ldr r1, =DMC_DDR_CAS_LATENCY
  36. str r1, [r0, #INDEX_DMC_CAS_LATENCY]
  37. ldr r1, =DMC_DDR_t_DQSS
  38. str r1, [r0, #INDEX_DMC_T_DQSS]
  39. ldr r1, =DMC_DDR_t_MRD
  40. str r1, [r0, #INDEX_DMC_T_MRD]
  41. ldr r1, =DMC_DDR_t_RAS
  42. str r1, [r0, #INDEX_DMC_T_RAS]
  43. ldr r1, =DMC_DDR_t_RC
  44. str r1, [r0, #INDEX_DMC_T_RC]
  45. ldr r1, =DMC_DDR_t_RCD
  46. ldr r2, =DMC_DDR_schedule_RCD
  47. orr r1, r1, r2
  48. str r1, [r0, #INDEX_DMC_T_RCD]
  49. ldr r1, =DMC_DDR_t_RFC
  50. ldr r2, =DMC_DDR_schedule_RFC
  51. orr r1, r1, r2
  52. str r1, [r0, #INDEX_DMC_T_RFC]
  53. ldr r1, =DMC_DDR_t_RP
  54. ldr r2, =DMC_DDR_schedule_RP
  55. orr r1, r1, r2
  56. str r1, [r0, #INDEX_DMC_T_RP]
  57. ldr r1, =DMC_DDR_t_RRD
  58. str r1, [r0, #INDEX_DMC_T_RRD]
  59. ldr r1, =DMC_DDR_t_WR
  60. str r1, [r0, #INDEX_DMC_T_WR]
  61. ldr r1, =DMC_DDR_t_WTR
  62. str r1, [r0, #INDEX_DMC_T_WTR]
  63. ldr r1, =DMC_DDR_t_XP
  64. str r1, [r0, #INDEX_DMC_T_XP]
  65. ldr r1, =DMC_DDR_t_XSR
  66. str r1, [r0, #INDEX_DMC_T_XSR]
  67. ldr r1, =DMC_DDR_t_ESR
  68. str r1, [r0, #INDEX_DMC_T_ESR]
  69. ldr r1, =DMC1_MEM_CFG
  70. str r1, [r0, #INDEX_DMC_MEMORY_CFG]
  71. ldr r1, =DMC1_MEM_CFG2
  72. str r1, [r0, #INDEX_DMC_MEMORY_CFG2]
  73. ldr r1, =DMC1_CHIP0_CFG
  74. str r1, [r0, #INDEX_DMC_CHIP_0_CFG]
  75. ldr r1, =DMC_DDR_32_CFG
  76. str r1, [r0, #INDEX_DMC_USER_CONFIG]
  77. /* DMC0 DDR Chip 0 configuration direct command reg */
  78. ldr r1, =DMC_NOP0
  79. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  80. /* Precharge All */
  81. ldr r1, =DMC_PA0
  82. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  83. /* Auto Refresh 2 time */
  84. ldr r1, =DMC_AR0
  85. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  86. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  87. /* MRS */
  88. ldr r1, =DMC_mDDR_EMR0
  89. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  90. /* Mode Reg */
  91. ldr r1, =DMC_mDDR_MR0
  92. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  93. /* Enable DMC1 */
  94. mov r1, #0x0
  95. str r1, [r0, #INDEX_DMC_MEMC_CMD]
  96. check_dmc1_ready:
  97. ldr r1, [r0, #INDEX_DMC_MEMC_STATUS]
  98. mov r2, #0x3
  99. and r1, r1, r2
  100. cmp r1, #0x1
  101. bne check_dmc1_ready
  102. nop
  103. mov pc, lr
  104. .ltorg