ppc440.h 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. /*
  22. * (C) Copyright 2006
  23. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  24. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  25. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  26. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  27. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. #ifndef __PPC440_H__
  45. #define __PPC440_H__
  46. #define CONFIG_SYS_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
  47. /*--------------------------------------------------------------------- */
  48. /* Special Purpose Registers */
  49. /*--------------------------------------------------------------------- */
  50. #define xer_reg 0x001
  51. #define lr_reg 0x008
  52. #define dec 0x016 /* decrementer */
  53. #define srr0 0x01a /* save/restore register 0 */
  54. #define srr1 0x01b /* save/restore register 1 */
  55. #define pid 0x030 /* process id */
  56. #define decar 0x036 /* decrementer auto-reload */
  57. #define csrr0 0x03a /* critical save/restore register 0 */
  58. #define csrr1 0x03b /* critical save/restore register 1 */
  59. #define dear 0x03d /* data exception address register */
  60. #define esr 0x03e /* exception syndrome register */
  61. #define ivpr 0x03f /* interrupt prefix register */
  62. #define usprg0 0x100 /* user special purpose register general 0 */
  63. #define usprg1 0x110 /* user special purpose register general 1 */
  64. #define tblr 0x10c /* time base lower, read only */
  65. #define tbur 0x10d /* time base upper, read only */
  66. #define sprg1 0x111 /* special purpose register general 1 */
  67. #define sprg2 0x112 /* special purpose register general 2 */
  68. #define sprg3 0x113 /* special purpose register general 3 */
  69. #define sprg4 0x114 /* special purpose register general 4 */
  70. #define sprg5 0x115 /* special purpose register general 5 */
  71. #define sprg6 0x116 /* special purpose register general 6 */
  72. #define sprg7 0x117 /* special purpose register general 7 */
  73. #define tbl 0x11c /* time base lower (supervisor)*/
  74. #define tbu 0x11d /* time base upper (supervisor)*/
  75. #define pir 0x11e /* processor id register */
  76. #define dbsr 0x130 /* debug status register */
  77. #define dbcr0 0x134 /* debug control register 0 */
  78. #define dbcr1 0x135 /* debug control register 1 */
  79. #define dbcr2 0x136 /* debug control register 2 */
  80. #define iac1 0x138 /* instruction address compare 1 */
  81. #define iac2 0x139 /* instruction address compare 2 */
  82. #define iac3 0x13a /* instruction address compare 3 */
  83. #define iac4 0x13b /* instruction address compare 4 */
  84. #define dac1 0x13c /* data address compare 1 */
  85. #define dac2 0x13d /* data address compare 2 */
  86. #define dvc1 0x13e /* data value compare 1 */
  87. #define dvc2 0x13f /* data value compare 2 */
  88. #define tsr 0x150 /* timer status register */
  89. #define tcr 0x154 /* timer control register */
  90. #define ivor0 0x190 /* interrupt vector offset register 0 */
  91. #define ivor1 0x191 /* interrupt vector offset register 1 */
  92. #define ivor2 0x192 /* interrupt vector offset register 2 */
  93. #define ivor3 0x193 /* interrupt vector offset register 3 */
  94. #define ivor4 0x194 /* interrupt vector offset register 4 */
  95. #define ivor5 0x195 /* interrupt vector offset register 5 */
  96. #define ivor6 0x196 /* interrupt vector offset register 6 */
  97. #define ivor7 0x197 /* interrupt vector offset register 7 */
  98. #define ivor8 0x198 /* interrupt vector offset register 8 */
  99. #define ivor9 0x199 /* interrupt vector offset register 9 */
  100. #define ivor10 0x19a /* interrupt vector offset register 10 */
  101. #define ivor11 0x19b /* interrupt vector offset register 11 */
  102. #define ivor12 0x19c /* interrupt vector offset register 12 */
  103. #define ivor13 0x19d /* interrupt vector offset register 13 */
  104. #define ivor14 0x19e /* interrupt vector offset register 14 */
  105. #define ivor15 0x19f /* interrupt vector offset register 15 */
  106. #if defined(CONFIG_440)
  107. #define mcsrr0 0x23a /* machine check save/restore register 0 */
  108. #define mcsrr1 0x23b /* mahcine check save/restore register 1 */
  109. #define mcsr 0x23c /* machine check status register */
  110. #endif
  111. #define inv0 0x370 /* instruction cache normal victim 0 */
  112. #define inv1 0x371 /* instruction cache normal victim 1 */
  113. #define inv2 0x372 /* instruction cache normal victim 2 */
  114. #define inv3 0x373 /* instruction cache normal victim 3 */
  115. #define itv0 0x374 /* instruction cache transient victim 0 */
  116. #define itv1 0x375 /* instruction cache transient victim 1 */
  117. #define itv2 0x376 /* instruction cache transient victim 2 */
  118. #define itv3 0x377 /* instruction cache transient victim 3 */
  119. #define dnv0 0x390 /* data cache normal victim 0 */
  120. #define dnv1 0x391 /* data cache normal victim 1 */
  121. #define dnv2 0x392 /* data cache normal victim 2 */
  122. #define dnv3 0x393 /* data cache normal victim 3 */
  123. #define dtv0 0x394 /* data cache transient victim 0 */
  124. #define dtv1 0x395 /* data cache transient victim 1 */
  125. #define dtv2 0x396 /* data cache transient victim 2 */
  126. #define dtv3 0x397 /* data cache transient victim 3 */
  127. #define dvlim 0x398 /* data cache victim limit */
  128. #define ivlim 0x399 /* instruction cache victim limit */
  129. #define rstcfg 0x39b /* reset configuration */
  130. #define dcdbtrl 0x39c /* data cache debug tag register low */
  131. #define dcdbtrh 0x39d /* data cache debug tag register high */
  132. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  133. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  134. #define mmucr 0x3b2 /* mmu control register */
  135. #define ccr0 0x3b3 /* core configuration register 0 */
  136. #define ccr1 0x378 /* core configuration for 440x5 only */
  137. #define icdbdr 0x3d3 /* instruction cache debug data register */
  138. #define dbdr 0x3f3 /* debug data register */
  139. /******************************************************************************
  140. * DCRs & Related
  141. ******************************************************************************/
  142. /*-----------------------------------------------------------------------------
  143. | Clocking Controller
  144. +----------------------------------------------------------------------------*/
  145. /* values for clkcfga register - indirect addressing of these regs */
  146. #define clk_clkukpd 0x0020
  147. #define clk_pllc 0x0040
  148. #define clk_plld 0x0060
  149. #define clk_primad 0x0080
  150. #define clk_primbd 0x00a0
  151. #define clk_opbd 0x00c0
  152. #define clk_perd 0x00e0
  153. #define clk_mald 0x0100
  154. #define clk_spcid 0x0120
  155. #define clk_icfg 0x0140
  156. /* 440gx sdr register definations */
  157. #define sdr_sdstp0 0x0020 /* */
  158. #define sdr_sdstp1 0x0021 /* */
  159. #define SDR_PINSTP 0x0040
  160. #define sdr_sdcs 0x0060
  161. #define sdr_ecid0 0x0080
  162. #define sdr_ecid1 0x0081
  163. #define sdr_ecid2 0x0082
  164. #define sdr_jtag 0x00c0
  165. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  166. #define SDR0_DDRCFG 0x00e0
  167. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  168. #define sdr_ebc 0x0100
  169. #define sdr_uart0 0x0120 /* UART0 Config */
  170. #define sdr_uart1 0x0121 /* UART1 Config */
  171. #define sdr_uart2 0x0122 /* UART2 Config */
  172. #define sdr_uart3 0x0123 /* UART3 Config */
  173. #define sdr_cp440 0x0180
  174. #define sdr_xcr 0x01c0
  175. #define sdr_xpllc 0x01c1
  176. #define sdr_xplld 0x01c2
  177. #define sdr_srst 0x0200
  178. #define sdr_slpipe 0x0220
  179. #define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  180. #define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  181. #define sdr_mirq0 0x0260
  182. #define sdr_mirq1 0x0261
  183. #define sdr_maltbl 0x0280
  184. #define sdr_malrbl 0x02a0
  185. #define sdr_maltbs 0x02c0
  186. #define sdr_malrbs 0x02e0
  187. #define sdr_pci0 0x0300
  188. #define sdr_usb0 0x0320
  189. #define sdr_cust0 0x4000
  190. #define sdr_cust1 0x4002
  191. #define sdr_pfc0 0x4100 /* Pin Function 0 */
  192. #define sdr_pfc1 0x4101 /* Pin Function 1 */
  193. #define sdr_plbtr 0x4200
  194. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  195. #ifdef CONFIG_440GX
  196. #define sdr_amp 0x0240
  197. #define sdr_xpllc 0x01c1
  198. #define sdr_xplld 0x01c2
  199. #define sdr_xcr 0x01c0
  200. #define sdr_sdstp2 0x4001
  201. #define sdr_sdstp3 0x4003
  202. #endif /* CONFIG_440GX */
  203. /*----------------------------------------------------------------------------+
  204. | Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
  205. +----------------------------------------------------------------------------*/
  206. #define CCR0_PRE 0x40000000
  207. #define CCR0_CRPE 0x08000000
  208. #define CCR0_DSTG 0x00200000
  209. #define CCR0_DAPUIB 0x00100000
  210. #define CCR0_DTB 0x00008000
  211. #define CCR0_GICBT 0x00004000
  212. #define CCR0_GDCBT 0x00002000
  213. #define CCR0_FLSTA 0x00000100
  214. #define CCR0_ICSLC_MASK 0x0000000C
  215. #define CCR0_ICSLT_MASK 0x00000003
  216. #define CCR1_TCS_MASK 0x00000080
  217. #define CCR1_TCS_INTCLK 0x00000000
  218. #define CCR1_TCS_EXTCLK 0x00000080
  219. #define MMUCR_SWOA 0x01000000
  220. #define MMUCR_U1TE 0x00400000
  221. #define MMUCR_U2SWOAE 0x00200000
  222. #define MMUCR_DULXE 0x00800000
  223. #define MMUCR_IULXE 0x00400000
  224. #define MMUCR_STS 0x00100000
  225. #define MMUCR_STID_MASK 0x000000FF
  226. #ifdef CONFIG_440SPE
  227. #undef sdr_sdstp2
  228. #define sdr_sdstp2 0x0022
  229. #undef sdr_sdstp3
  230. #define sdr_sdstp3 0x0023
  231. #define sdr_ddr0 0x00E1
  232. #define sdr_uart2 0x0122
  233. #define sdr_xcr0 0x01c0
  234. /* #define sdr_xcr1 0x01c3 only one PCIX - SG */
  235. /* #define sdr_xcr2 0x01c6 only one PCIX - SG */
  236. #define sdr_xpllc0 0x01c1
  237. #define sdr_xplld0 0x01c2
  238. #define sdr_xpllc1 0x01c4 /*notRCW - SG */
  239. #define sdr_xplld1 0x01c5 /*notRCW - SG */
  240. #define sdr_xpllc2 0x01c7 /*notRCW - SG */
  241. #define sdr_xplld2 0x01c8 /*notRCW - SG */
  242. #define sdr_amp0 0x0240
  243. #define sdr_amp1 0x0241
  244. #define sdr_cust2 0x4004
  245. #define sdr_cust3 0x4006
  246. #define sdr_sdstp4 0x4001
  247. #define sdr_sdstp5 0x4003
  248. #define sdr_sdstp6 0x4005
  249. #define sdr_sdstp7 0x4007
  250. #endif /* CONFIG_440SPE */
  251. /*-----------------------------------------------------------------------------
  252. | External Bus Controller
  253. +----------------------------------------------------------------------------*/
  254. /* values for ebccfga register - indirect addressing of these regs */
  255. #define pb0cr 0x00 /* periph bank 0 config reg */
  256. #define pb1cr 0x01 /* periph bank 1 config reg */
  257. #define pb2cr 0x02 /* periph bank 2 config reg */
  258. #define pb3cr 0x03 /* periph bank 3 config reg */
  259. #define pb4cr 0x04 /* periph bank 4 config reg */
  260. #define pb5cr 0x05 /* periph bank 5 config reg */
  261. #define pb6cr 0x06 /* periph bank 6 config reg */
  262. #define pb7cr 0x07 /* periph bank 7 config reg */
  263. #define pb0ap 0x10 /* periph bank 0 access parameters */
  264. #define pb1ap 0x11 /* periph bank 1 access parameters */
  265. #define pb2ap 0x12 /* periph bank 2 access parameters */
  266. #define pb3ap 0x13 /* periph bank 3 access parameters */
  267. #define pb4ap 0x14 /* periph bank 4 access parameters */
  268. #define pb5ap 0x15 /* periph bank 5 access parameters */
  269. #define pb6ap 0x16 /* periph bank 6 access parameters */
  270. #define pb7ap 0x17 /* periph bank 7 access parameters */
  271. #define pbear 0x20 /* periph bus error addr reg */
  272. #define pbesr 0x21 /* periph bus error status reg */
  273. #define xbcfg 0x23 /* external bus configuration reg */
  274. #define EBC0_CFG 0x23 /* external bus configuration reg */
  275. #define xbcid 0x24 /* external bus core id reg */
  276. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  277. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  278. /* PLB4 to PLB3 Bridge OUT */
  279. #define P4P3_DCR_BASE 0x020
  280. #define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
  281. #define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
  282. #define p4p3_eadr (P4P3_DCR_BASE+0x2)
  283. #define p4p3_euadr (P4P3_DCR_BASE+0x3)
  284. #define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
  285. #define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
  286. #define p4p3_confg (P4P3_DCR_BASE+0x6)
  287. #define p4p3_pic (P4P3_DCR_BASE+0x7)
  288. #define p4p3_peir (P4P3_DCR_BASE+0x8)
  289. #define p4p3_rev (P4P3_DCR_BASE+0xA)
  290. /* PLB3 to PLB4 Bridge IN */
  291. #define P3P4_DCR_BASE 0x030
  292. #define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
  293. #define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
  294. #define p3p4_eadr (P3P4_DCR_BASE+0x2)
  295. #define p3p4_euadr (P3P4_DCR_BASE+0x3)
  296. #define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
  297. #define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
  298. #define p3p4_confg (P3P4_DCR_BASE+0x6)
  299. #define p3p4_pic (P3P4_DCR_BASE+0x7)
  300. #define p3p4_peir (P3P4_DCR_BASE+0x8)
  301. #define p3p4_rev (P3P4_DCR_BASE+0xA)
  302. /* PLB3 Arbiter */
  303. #define PLB3_DCR_BASE 0x070
  304. #define plb3_revid (PLB3_DCR_BASE+0x2)
  305. #define plb3_besr (PLB3_DCR_BASE+0x3)
  306. #define plb3_bear (PLB3_DCR_BASE+0x6)
  307. #define plb3_acr (PLB3_DCR_BASE+0x7)
  308. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  309. #define PLB4_DCR_BASE 0x080
  310. #define plb4_acr (PLB4_DCR_BASE+0x1)
  311. #define plb4_revid (PLB4_DCR_BASE+0x2)
  312. #define plb4_besr (PLB4_DCR_BASE+0x4)
  313. #define plb4_bearl (PLB4_DCR_BASE+0x6)
  314. #define plb4_bearh (PLB4_DCR_BASE+0x7)
  315. #define PLB4_ACR_WRP (0x80000000 >> 7)
  316. /* Pin Function Control Register 1 */
  317. #define SDR0_PFC1 0x4101
  318. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  319. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  320. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  321. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  322. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  323. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  324. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  325. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  326. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  327. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  328. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  329. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  330. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  331. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  332. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  333. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  334. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  335. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  336. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  337. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  338. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  339. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  340. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  341. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  342. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  343. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  344. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  345. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  346. /* USB Control Register */
  347. #define SDR0_USB0 0x0320
  348. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  349. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  350. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  351. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  352. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  353. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  354. /* Miscealleneaous Function Reg. */
  355. #define SDR0_MFR 0x4300
  356. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  357. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  358. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  359. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  360. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  361. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  362. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  363. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  364. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  365. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  366. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  367. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  368. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  369. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  370. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  371. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  372. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  373. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  374. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  375. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  376. #define GPT0_COMP6 0x00000098
  377. #define GPT0_COMP5 0x00000094
  378. #define GPT0_COMP4 0x00000090
  379. #define GPT0_COMP3 0x0000008C
  380. #define GPT0_COMP2 0x00000088
  381. #define GPT0_COMP1 0x00000084
  382. #define GPT0_MASK6 0x000000D8
  383. #define GPT0_MASK5 0x000000D4
  384. #define GPT0_MASK4 0x000000D0
  385. #define GPT0_MASK3 0x000000CC
  386. #define GPT0_MASK2 0x000000C8
  387. #define GPT0_MASK1 0x000000C4
  388. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  389. #define SDR0_USB2D0CR 0x0320
  390. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC Master Selection */
  391. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection */
  392. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  393. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface Selection */
  394. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  395. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  396. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  397. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  398. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  399. /* USB2 Host Control Register */
  400. #define SDR0_USB2H0CR 0x0340
  401. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface */
  402. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  403. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  404. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length Adjustment */
  405. /* Pin Function Control Register 1 */
  406. #define SDR0_PFC1 0x4101
  407. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  408. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  409. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  410. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select EMAC 0 */
  411. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII bridge */
  412. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  413. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII bridge */
  414. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII bridge */
  415. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII bridge */
  416. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII bridge */
  417. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII bridge */
  418. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  419. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  420. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  421. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  422. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  423. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  424. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  425. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  426. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  427. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  428. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  429. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  430. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  431. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  432. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  433. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  434. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  435. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  436. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  437. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  438. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  439. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  440. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  441. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  442. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  443. /* Ethernet PLL Configuration Register */
  444. #define SDR0_PFC2 0x4102
  445. #define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
  446. #define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication selector */
  447. #define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
  448. #define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
  449. #define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
  450. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  451. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  452. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  453. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  454. #define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
  455. #define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
  456. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  457. #define SDR0_PFC4 0x4104
  458. /* USB2PHY0 Control Register */
  459. #define SDR0_USB2PHY0CR 0x4103
  460. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000 /* PHY UTMI interface connection */
  461. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  462. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  463. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  464. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  465. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  466. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000 /* VBus detect (Device mode only) */
  467. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000 /* Pull-up resistance on D+ is disabled */
  468. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000 /* Pull-up resistance on D+ is enabled */
  469. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000 /* PHY UTMI data width and clock select */
  470. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  471. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  472. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  473. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  474. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000 /* Loop back enabled (only test purposes) */
  475. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000 /* Force XO block on during a suspend */
  476. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  477. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000 /* PHY XO block is powered-off when all ports are suspended */
  478. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  479. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  480. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only for full-speed operation */
  481. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock source */
  482. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal 48M clock as a reference */
  483. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO block output as a reference */
  484. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO block */
  485. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external clock */
  486. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock from a crystal */
  487. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  488. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq = 12 MHz*/
  489. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq = 48 MHz*/
  490. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq = 24 MHz*/
  491. /* Miscealleneaous Function Reg. */
  492. #define SDR0_MFR 0x4300
  493. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  494. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  495. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  496. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  497. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  498. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  499. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  500. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  501. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  502. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  503. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  504. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  505. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  506. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  507. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  508. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  509. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  510. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  511. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  512. /* CUST1 Customer Configuration Register1 */
  513. #define SDR0_CUST1 0x4002
  514. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  515. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  516. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  517. /* Pin Function Control Register 0 */
  518. #define SDR0_PFC0 0x4100
  519. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  520. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  521. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  522. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  523. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  524. /* Pin Function Control Register 1 */
  525. #define SDR0_PFC1 0x4101
  526. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  527. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  528. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  529. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  530. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  531. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  532. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  533. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  534. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  535. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  536. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  537. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  538. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  539. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  540. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  541. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  542. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  543. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  544. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  545. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  546. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  547. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  548. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  549. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  550. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  551. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  552. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  553. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  554. #endif /* 440EP || 440GR || 440EPX || 440GRX */
  555. /*-----------------------------------------------------------------------------
  556. | L2 Cache
  557. +----------------------------------------------------------------------------*/
  558. #if defined (CONFIG_440GX) || \
  559. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  560. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  561. defined(CONFIG_460SX)
  562. #define L2_CACHE_BASE 0x030
  563. #define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
  564. #define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
  565. #define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
  566. #define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
  567. #define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
  568. #define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
  569. #define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
  570. #define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
  571. #endif /* CONFIG_440GX */
  572. /*-----------------------------------------------------------------------------
  573. | Internal SRAM
  574. +----------------------------------------------------------------------------*/
  575. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  576. #define ISRAM0_DCR_BASE 0x380
  577. #else
  578. #define ISRAM0_DCR_BASE 0x020
  579. #endif
  580. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  581. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  582. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  583. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  584. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  585. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  586. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  587. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  588. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  589. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  590. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  591. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  592. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  593. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  594. /* CUST0 Customer Configuration Register0 */
  595. #define SDR0_CUST0 0x4000
  596. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  597. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  598. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  599. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  600. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  601. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  602. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  603. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  604. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  605. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  606. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  607. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  608. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  609. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  610. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  611. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  612. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  613. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  614. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  615. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  616. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  617. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  618. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  619. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  620. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  621. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  622. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  623. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  624. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  625. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  626. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  627. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  628. #endif
  629. /*-----------------------------------------------------------------------------
  630. | On-Chip Buses
  631. +----------------------------------------------------------------------------*/
  632. /* TODO: as needed */
  633. /*-----------------------------------------------------------------------------
  634. | Clocking, Power Management and Chip Control
  635. +----------------------------------------------------------------------------*/
  636. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  637. defined(CONFIG_460SX)
  638. #define CNTRL_DCR_BASE 0x160
  639. #else
  640. #define CNTRL_DCR_BASE 0x0b0
  641. #endif
  642. #define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
  643. #define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
  644. #define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
  645. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  646. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  647. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  648. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  649. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  650. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  651. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  652. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  653. #define cpc0_gpio (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  654. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  655. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  656. /*-----------------------------------------------------------------------------
  657. | DMA
  658. +----------------------------------------------------------------------------*/
  659. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  660. #define DMA_DCR_BASE 0x200
  661. #else
  662. #define DMA_DCR_BASE 0x100
  663. #endif
  664. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  665. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  666. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  667. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  668. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  669. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  670. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  671. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  672. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  673. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  674. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  675. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  676. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  677. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  678. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  679. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  680. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  681. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  682. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  683. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  684. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  685. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  686. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  687. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  688. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  689. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  690. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  691. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  692. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  693. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  694. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  695. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  696. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  697. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  698. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  699. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  700. /*-----------------------------------------------------------------------------
  701. | Memory Access Layer
  702. +----------------------------------------------------------------------------*/
  703. #define MAL_DCR_BASE 0x180
  704. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  705. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  706. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  707. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  708. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  709. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  710. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  711. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  712. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  713. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  714. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  715. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  716. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  717. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  718. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  719. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  720. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  721. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  722. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  723. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
  724. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  725. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  726. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  727. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  728. #if defined(CONFIG_440GX) || \
  729. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  730. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table pointer reg */
  731. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table pointer reg */
  732. #define malrxctp8r (MAL_DCR_BASE+0x48) /* RX 8 Channel table pointer reg */
  733. #define malrxctp16r (MAL_DCR_BASE+0x50) /* RX 16 Channel table pointer reg */
  734. #define malrxctp24r (MAL_DCR_BASE+0x58) /* RX 24 Channel table pointer reg */
  735. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  736. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  737. #define malrcbs8 (MAL_DCR_BASE+0x68) /* RX 8 Channel buffer size reg */
  738. #define malrcbs16 (MAL_DCR_BASE+0x70) /* RX 16 Channel buffer size reg */
  739. #define malrcbs24 (MAL_DCR_BASE+0x78) /* RX 24 Channel buffer size reg */
  740. #endif /* CONFIG_440GX */
  741. /*-----------------------------------------------------------------------------+
  742. | SDR0 Bit Settings
  743. +-----------------------------------------------------------------------------*/
  744. #if defined(CONFIG_440SP)
  745. #define SDR0_SRST 0x0200
  746. #define SDR0_DDR0 0x00E1
  747. #define SDR0_DDR0_DPLLRST 0x80000000
  748. #define SDR0_DDR0_DDRM_MASK 0x60000000
  749. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  750. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  751. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  752. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  753. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  754. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  755. #endif
  756. #if defined(CONFIG_440SPE) || defined(CONFIG_460SX)
  757. #define SDR0_CP440 0x0180
  758. #define SDR0_CP440_ERPN_MASK 0x30000000
  759. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  760. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  761. #define SDR0_CP440_ERPN_EBC 0x10000000
  762. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  763. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  764. #define SDR0_CP440_ERPN_PCI 0x20000000
  765. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  766. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  767. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  768. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  769. #define SDR0_CP440_NTO1_MASK 0x00000002
  770. #define SDR0_CP440_NTO1_NTOP 0x00000000
  771. #define SDR0_CP440_NTO1_NTO1 0x00000002
  772. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  773. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  774. #define SDR0_SDSTP0 0x0020
  775. #define SDR0_SDSTP0_ENG_MASK 0x80000000
  776. #define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
  777. #define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
  778. #define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  779. #define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  780. #define SDR0_SDSTP0_SRC_MASK 0x40000000
  781. #define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
  782. #define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
  783. #define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  784. #define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  785. #define SDR0_SDSTP0_SEL_MASK 0x38000000
  786. #define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
  787. #define SDR0_SDSTP0_SEL_CPU 0x08000000
  788. #define SDR0_SDSTP0_SEL_EBC 0x28000000
  789. #define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
  790. #define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
  791. #define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
  792. #define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
  793. #define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
  794. #define SDR0_SDSTP0_FBDV_MASK 0x0001F000
  795. #define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  796. #define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
  797. #define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
  798. #define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
  799. #define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
  800. #define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
  801. #define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
  802. #define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
  803. #define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
  804. #define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
  805. #define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
  806. #define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
  807. #define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
  808. #define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
  809. #define SDR0_SDSTP1 0x0021
  810. #define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
  811. #define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
  812. #define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
  813. #define SDR0_SDSTP1_PERDV0_MASK 0x03000000
  814. #define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  815. #define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
  816. #define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
  817. #define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
  818. #define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  819. #define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
  820. #define SDR0_SDSTP1_DDR1_MODE 0x00100000
  821. #define SDR0_SDSTP1_DDR2_MODE 0x00200000
  822. #define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
  823. #define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
  824. #define SDR0_SDSTP1_ERPN_MASK 0x00080000
  825. #define SDR0_SDSTP1_ERPN_EBC 0x00000000
  826. #define SDR0_SDSTP1_ERPN_PCI 0x00080000
  827. #define SDR0_SDSTP1_PAE_MASK 0x00040000
  828. #define SDR0_SDSTP1_PAE_DISABLE 0x00000000
  829. #define SDR0_SDSTP1_PAE_ENABLE 0x00040000
  830. #define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  831. #define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  832. #define SDR0_SDSTP1_PHCE_MASK 0x00020000
  833. #define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
  834. #define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
  835. #define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  836. #define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  837. #define SDR0_SDSTP1_PISE_MASK 0x00010000
  838. #define SDR0_SDSTP1_PISE_DISABLE 0x00000000
  839. #define SDR0_SDSTP1_PISE_ENABLE 0x00001000
  840. #define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  841. #define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  842. #define SDR0_SDSTP1_PCWE_MASK 0x00008000
  843. #define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
  844. #define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
  845. #define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  846. #define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  847. #define SDR0_SDSTP1_PPIM_MASK 0x00007800
  848. #define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  849. #define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  850. #define SDR0_SDSTP1_PR64E_MASK 0x00000400
  851. #define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
  852. #define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
  853. #define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
  854. #define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
  855. #define SDR0_SDSTP1_PXFS_MASK 0x00000300
  856. #define SDR0_SDSTP1_PXFS_100_133 0x00000000
  857. #define SDR0_SDSTP1_PXFS_66_100 0x00000100
  858. #define SDR0_SDSTP1_PXFS_50_66 0x00000200
  859. #define SDR0_SDSTP1_PXFS_0_50 0x00000300
  860. #define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  861. #define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  862. #define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
  863. #define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
  864. #define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
  865. #define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
  866. #define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
  867. #define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
  868. #define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
  869. #define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
  870. #define SDR0_SDSTP1_ETH_MASK 0x00000004
  871. #define SDR0_SDSTP1_ETH_10_100 0x00000000
  872. #define SDR0_SDSTP1_ETH_GIGA 0x00000004
  873. #define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
  874. #define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
  875. #define SDR0_SDSTP1_NTO1_MASK 0x00000001
  876. #define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
  877. #define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
  878. #define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
  879. #define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
  880. #define SDR0_SDSTP2 0x0022
  881. #define SDR0_SDSTP2_P1AE_MASK 0x80000000
  882. #define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
  883. #define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
  884. #define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  885. #define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  886. #define SDR0_SDSTP2_P1HCE_MASK 0x40000000
  887. #define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
  888. #define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
  889. #define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  890. #define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  891. #define SDR0_SDSTP2_P1ISE_MASK 0x20000000
  892. #define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
  893. #define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
  894. #define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  895. #define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  896. #define SDR0_SDSTP2_P1CWE_MASK 0x10000000
  897. #define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
  898. #define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
  899. #define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  900. #define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  901. #define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
  902. #define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  903. #define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  904. #define SDR0_SDSTP2_P1R64E_MASK 0x00800000
  905. #define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
  906. #define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
  907. #define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  908. #define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  909. #define SDR0_SDSTP2_P1XFS_MASK 0x00600000
  910. #define SDR0_SDSTP2_P1XFS_100_133 0x00000000
  911. #define SDR0_SDSTP2_P1XFS_66_100 0x00200000
  912. #define SDR0_SDSTP2_P1XFS_50_66 0x00400000
  913. #define SDR0_SDSTP2_P1XFS_0_50 0x00600000
  914. #define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  915. #define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  916. #define SDR0_SDSTP2_P2AE_MASK 0x00040000
  917. #define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
  918. #define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
  919. #define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  920. #define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  921. #define SDR0_SDSTP2_P2HCE_MASK 0x00020000
  922. #define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
  923. #define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
  924. #define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  925. #define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  926. #define SDR0_SDSTP2_P2ISE_MASK 0x00010000
  927. #define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
  928. #define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
  929. #define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  930. #define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  931. #define SDR0_SDSTP2_P2CWE_MASK 0x00008000
  932. #define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
  933. #define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
  934. #define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  935. #define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  936. #define SDR0_SDSTP2_P2PIM_MASK 0x00007800
  937. #define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  938. #define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  939. #define SDR0_SDSTP2_P2XFS_MASK 0x00000300
  940. #define SDR0_SDSTP2_P2XFS_100_133 0x00000000
  941. #define SDR0_SDSTP2_P2XFS_66_100 0x00000100
  942. #define SDR0_SDSTP2_P2XFS_50_66 0x00000200
  943. #define SDR0_SDSTP2_P2XFS_0_50 0x00000100
  944. #define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  945. #define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  946. #define SDR0_SDSTP3 0x0023
  947. #define SDR0_PINSTP 0x0040
  948. #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
  949. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 (EBC boot) */
  950. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1 (PCI boot) */
  951. #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled - Addr = 0x54 */
  952. #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled - Addr = 0x50 */
  953. #define SDR0_SDCS 0x0060
  954. #define SDR0_ECID0 0x0080
  955. #define SDR0_ECID1 0x0081
  956. #define SDR0_ECID2 0x0082
  957. #define SDR0_JTAG 0x00C0
  958. #define SDR0_DDR0 0x00E1
  959. #define SDR0_DDR0_DPLLRST 0x80000000
  960. #define SDR0_DDR0_DDRM_MASK 0x60000000
  961. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  962. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  963. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  964. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  965. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  966. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  967. #define SDR0_UART0 0x0120
  968. #define SDR0_UART1 0x0121
  969. #define SDR0_UART2 0x0122
  970. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  971. #define SDR0_UARTX_UXICS_PLB 0x20000000
  972. #define SDR0_UARTX_UXEC_MASK 0x00800000
  973. #define SDR0_UARTX_UXEC_INT 0x00000000
  974. #define SDR0_UARTX_UXEC_EXT 0x00800000
  975. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  976. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  977. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  978. #define SDR0_CP440 0x0180
  979. #define SDR0_CP440_ERPN_MASK 0x30000000
  980. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  981. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  982. #define SDR0_CP440_ERPN_EBC 0x10000000
  983. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  984. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  985. #define SDR0_CP440_ERPN_PCI 0x20000000
  986. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  987. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  988. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  989. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  990. #define SDR0_CP440_NTO1_MASK 0x00000002
  991. #define SDR0_CP440_NTO1_NTOP 0x00000000
  992. #define SDR0_CP440_NTO1_NTO1 0x00000002
  993. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  994. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  995. #define SDR0_XCR0 0x01C0
  996. #define SDR0_XCR1 0x01C3
  997. #define SDR0_XCR2 0x01C6
  998. #define SDR0_XCRn_PAE_MASK 0x80000000
  999. #define SDR0_XCRn_PAE_DISABLE 0x00000000
  1000. #define SDR0_XCRn_PAE_ENABLE 0x80000000
  1001. #define SDR0_XCRn_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1002. #define SDR0_XCRn_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1003. #define SDR0_XCRn_PHCE_MASK 0x40000000
  1004. #define SDR0_XCRn_PHCE_DISABLE 0x00000000
  1005. #define SDR0_XCRn_PHCE_ENABLE 0x40000000
  1006. #define SDR0_XCRn_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1007. #define SDR0_XCRn_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1008. #define SDR0_XCRn_PISE_MASK 0x20000000
  1009. #define SDR0_XCRn_PISE_DISABLE 0x00000000
  1010. #define SDR0_XCRn_PISE_ENABLE 0x20000000
  1011. #define SDR0_XCRn_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1012. #define SDR0_XCRn_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1013. #define SDR0_XCRn_PCWE_MASK 0x10000000
  1014. #define SDR0_XCRn_PCWE_DISABLE 0x00000000
  1015. #define SDR0_XCRn_PCWE_ENABLE 0x10000000
  1016. #define SDR0_XCRn_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1017. #define SDR0_XCRn_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1018. #define SDR0_XCRn_PPIM_MASK 0x0F000000
  1019. #define SDR0_XCRn_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1020. #define SDR0_XCRn_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1021. #define SDR0_XCRn_PR64E_MASK 0x00800000
  1022. #define SDR0_XCRn_PR64E_DISABLE 0x00000000
  1023. #define SDR0_XCRn_PR64E_ENABLE 0x00800000
  1024. #define SDR0_XCRn_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1025. #define SDR0_XCRn_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1026. #define SDR0_XCRn_PXFS_MASK 0x00600000
  1027. #define SDR0_XCRn_PXFS_100_133 0x00000000
  1028. #define SDR0_XCRn_PXFS_66_100 0x00200000
  1029. #define SDR0_XCRn_PXFS_50_66 0x00400000
  1030. #define SDR0_XCRn_PXFS_0_33 0x00600000
  1031. #define SDR0_XCRn_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1032. #define SDR0_XCRn_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1033. #define SDR0_XPLLC0 0x01C1
  1034. #define SDR0_XPLLD0 0x01C2
  1035. #define SDR0_XPLLC1 0x01C4
  1036. #define SDR0_XPLLD1 0x01C5
  1037. #define SDR0_XPLLC2 0x01C7
  1038. #define SDR0_XPLLD2 0x01C8
  1039. #define SDR0_SRST 0x0200
  1040. #define SDR0_SLPIPE 0x0220
  1041. #define SDR0_AMP0 0x0240
  1042. #define SDR0_AMP0_PRIORITY 0xFFFF0000
  1043. #define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
  1044. #define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
  1045. #define SDR0_AMP1 0x0241
  1046. #define SDR0_AMP1_PRIORITY 0xFC000000
  1047. #define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
  1048. #define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
  1049. #define SDR0_MIRQ0 0x0260
  1050. #define SDR0_MIRQ1 0x0261
  1051. #define SDR0_MALTBL 0x0280
  1052. #define SDR0_MALRBL 0x02A0
  1053. #define SDR0_MALTBS 0x02C0
  1054. #define SDR0_MALRBS 0x02E0
  1055. /* Reserved for Customer Use */
  1056. #define SDR0_CUST0 0x4000
  1057. #define SDR0_CUST0_AUTONEG_MASK 0x8000000
  1058. #define SDR0_CUST0_NO_AUTONEG 0x0000000
  1059. #define SDR0_CUST0_AUTONEG 0x8000000
  1060. #define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
  1061. #define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
  1062. #define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
  1063. #define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
  1064. #define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
  1065. #define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
  1066. #define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
  1067. #define SDR0_SDSTP4 0x4001
  1068. #define SDR0_CUST1 0x4002
  1069. #define SDR0_SDSTP5 0x4003
  1070. #define SDR0_CUST2 0x4004
  1071. #define SDR0_SDSTP6 0x4005
  1072. #define SDR0_CUST3 0x4006
  1073. #define SDR0_SDSTP7 0x4007
  1074. #define SDR0_PFC0 0x4100
  1075. #define SDR0_PFC0_GPIO_0 0x80000000
  1076. #define SDR0_PFC0_PCIX0REQ2_N 0x00000000
  1077. #define SDR0_PFC0_GPIO_1 0x40000000
  1078. #define SDR0_PFC0_PCIX0REQ3_N 0x00000000
  1079. #define SDR0_PFC0_GPIO_2 0x20000000
  1080. #define SDR0_PFC0_PCIX0GNT2_N 0x00000000
  1081. #define SDR0_PFC0_GPIO_3 0x10000000
  1082. #define SDR0_PFC0_PCIX0GNT3_N 0x00000000
  1083. #define SDR0_PFC0_GPIO_4 0x08000000
  1084. #define SDR0_PFC0_PCIX1REQ2_N 0x00000000
  1085. #define SDR0_PFC0_GPIO_5 0x04000000
  1086. #define SDR0_PFC0_PCIX1REQ3_N 0x00000000
  1087. #define SDR0_PFC0_GPIO_6 0x02000000
  1088. #define SDR0_PFC0_PCIX1GNT2_N 0x00000000
  1089. #define SDR0_PFC0_GPIO_7 0x01000000
  1090. #define SDR0_PFC0_PCIX1GNT3_N 0x00000000
  1091. #define SDR0_PFC0_GPIO_8 0x00800000
  1092. #define SDR0_PFC0_PERREADY 0x00000000
  1093. #define SDR0_PFC0_GPIO_9 0x00400000
  1094. #define SDR0_PFC0_PERCS1_N 0x00000000
  1095. #define SDR0_PFC0_GPIO_10 0x00200000
  1096. #define SDR0_PFC0_PERCS2_N 0x00000000
  1097. #define SDR0_PFC0_GPIO_11 0x00100000
  1098. #define SDR0_PFC0_IRQ0 0x00000000
  1099. #define SDR0_PFC0_GPIO_12 0x00080000
  1100. #define SDR0_PFC0_IRQ1 0x00000000
  1101. #define SDR0_PFC0_GPIO_13 0x00040000
  1102. #define SDR0_PFC0_IRQ2 0x00000000
  1103. #define SDR0_PFC0_GPIO_14 0x00020000
  1104. #define SDR0_PFC0_IRQ3 0x00000000
  1105. #define SDR0_PFC0_GPIO_15 0x00010000
  1106. #define SDR0_PFC0_IRQ4 0x00000000
  1107. #define SDR0_PFC0_GPIO_16 0x00008000
  1108. #define SDR0_PFC0_IRQ5 0x00000000
  1109. #define SDR0_PFC0_GPIO_17 0x00004000
  1110. #define SDR0_PFC0_PERBE0_N 0x00000000
  1111. #define SDR0_PFC0_GPIO_18 0x00002000
  1112. #define SDR0_PFC0_PCI0GNT0_N 0x00000000
  1113. #define SDR0_PFC0_GPIO_19 0x00001000
  1114. #define SDR0_PFC0_PCI0GNT1_N 0x00000000
  1115. #define SDR0_PFC0_GPIO_20 0x00000800
  1116. #define SDR0_PFC0_PCI0REQ0_N 0x00000000
  1117. #define SDR0_PFC0_GPIO_21 0x00000400
  1118. #define SDR0_PFC0_PCI0REQ1_N 0x00000000
  1119. #define SDR0_PFC0_GPIO_22 0x00000200
  1120. #define SDR0_PFC0_PCI1GNT0_N 0x00000000
  1121. #define SDR0_PFC0_GPIO_23 0x00000100
  1122. #define SDR0_PFC0_PCI1GNT1_N 0x00000000
  1123. #define SDR0_PFC0_GPIO_24 0x00000080
  1124. #define SDR0_PFC0_PCI1REQ0_N 0x00000000
  1125. #define SDR0_PFC0_GPIO_25 0x00000040
  1126. #define SDR0_PFC0_PCI1REQ1_N 0x00000000
  1127. #define SDR0_PFC0_GPIO_26 0x00000020
  1128. #define SDR0_PFC0_PCI2GNT0_N 0x00000000
  1129. #define SDR0_PFC0_GPIO_27 0x00000010
  1130. #define SDR0_PFC0_PCI2GNT1_N 0x00000000
  1131. #define SDR0_PFC0_GPIO_28 0x00000008
  1132. #define SDR0_PFC0_PCI2REQ0_N 0x00000000
  1133. #define SDR0_PFC0_GPIO_29 0x00000004
  1134. #define SDR0_PFC0_PCI2REQ1_N 0x00000000
  1135. #define SDR0_PFC0_GPIO_30 0x00000002
  1136. #define SDR0_PFC0_UART1RX 0x00000000
  1137. #define SDR0_PFC0_GPIO_31 0x00000001
  1138. #define SDR0_PFC0_UART1TX 0x00000000
  1139. #define SDR0_PFC1 0x4101
  1140. #define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
  1141. #define SDR0_PFC1_UART1_DSR_DTR 0x00000000
  1142. #define SDR0_PFC1_UART1_CTS_RTS 0x02000000
  1143. #define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
  1144. #define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
  1145. #define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
  1146. #define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
  1147. #define SDR0_PFC1_ETH_10_100 0x00000000
  1148. #define SDR0_PFC1_ETH_GIGA 0x00200000
  1149. #define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
  1150. #define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1151. #define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
  1152. #define SDR0_PFC1_CPU_NO_TRACE 0x00000000
  1153. #define SDR0_PFC1_CPU_TRACE 0x00080000
  1154. #define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19) /* $218C */
  1155. #define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03) /* $218C */
  1156. #define SDR0_MFR 0x4300
  1157. #endif /* CONFIG_440SPE */
  1158. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1159. /* Pin Function Control Register 0 (SDR0_PFC0) */
  1160. #define SDR0_PFC0 0x4100
  1161. #define SDR0_PFC0_DBG 0x00008000 /* debug enable */
  1162. #define SDR0_PFC0_G49E 0x00004000 /* GPIO 49 enable */
  1163. #define SDR0_PFC0_G50E 0x00002000 /* GPIO 50 enable */
  1164. #define SDR0_PFC0_G51E 0x00001000 /* GPIO 51 enable */
  1165. #define SDR0_PFC0_G52E 0x00000800 /* GPIO 52 enable */
  1166. #define SDR0_PFC0_G53E 0x00000400 /* GPIO 53 enable */
  1167. #define SDR0_PFC0_G54E 0x00000200 /* GPIO 54 enable */
  1168. #define SDR0_PFC0_G55E 0x00000100 /* GPIO 55 enable */
  1169. #define SDR0_PFC0_G56E 0x00000080 /* GPIO 56 enable */
  1170. #define SDR0_PFC0_G57E 0x00000040 /* GPIO 57 enable */
  1171. #define SDR0_PFC0_G58E 0x00000020 /* GPIO 58 enable */
  1172. #define SDR0_PFC0_G59E 0x00000010 /* GPIO 59 enable */
  1173. #define SDR0_PFC0_G60E 0x00000008 /* GPIO 60 enable */
  1174. #define SDR0_PFC0_G61E 0x00000004 /* GPIO 61 enable */
  1175. #define SDR0_PFC0_G62E 0x00000002 /* GPIO 62 enable */
  1176. #define SDR0_PFC0_G63E 0x00000001 /* GPIO 63 enable */
  1177. /* Pin Function Control Register 1 (SDR0_PFC1) */
  1178. #define SDR0_PFC1 0x4101
  1179. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  1180. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  1181. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  1182. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  1183. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  1184. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  1185. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  1186. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins*/
  1187. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins*/
  1188. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  1189. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  1190. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  1191. /* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
  1192. #define SDR0_ETH_PLL 0x4102
  1193. #define SDR0_ETH_PLL_PLLLOCK 0x80000000 /*Ethernet PLL lock indication*/
  1194. #define SDR0_ETH_PLL_REF_CLK_SEL 0x10000000 /* Ethernet reference clock */
  1195. #define SDR0_ETH_PLL_BYPASS 0x08000000 /* bypass mode enable */
  1196. #define SDR0_ETH_PLL_STOPCLK 0x04000000 /* output clock disable */
  1197. #define SDR0_ETH_PLL_TUNE_MASK 0x03FF0000 /* loop stability tuning bits */
  1198. #define SDR0_ETH_PLL_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3ff)<<16)
  1199. #define SDR0_ETH_PLL_MULTI_MASK 0x0000FF00 /* frequency multiplication */
  1200. #define SDR0_ETH_PLL_MULTI_ENCODE(n) ((((unsigned long)(n))&0xff)<<8)
  1201. #define SDR0_ETH_PLL_RANGEB_MASK 0x000000F0 /* PLLOUTB/C frequency */
  1202. #define SDR0_ETH_PLL_RANGEB_ENCODE(n) ((((unsigned long)(n))&0x0f)<<4)
  1203. #define SDR0_ETH_PLL_RANGEA_MASK 0x0000000F /* PLLOUTA frequency */
  1204. #define SDR0_ETH_PLL_RANGEA_ENCODE(n) (((unsigned long)(n))&0x0f)
  1205. /* Ethernet Configuration Register (SDR0_ETH_CFG) */
  1206. #define SDR0_ETH_CFG 0x4103
  1207. #define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /* SGMII3 port loopback enable */
  1208. #define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /* SGMII2 port loopback enable */
  1209. #define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /* SGMII1 port loopback enable */
  1210. #define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /* SGMII0 port loopback enable */
  1211. #define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /* SGMII Mask */
  1212. #define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /* SGMII2 port enable */
  1213. #define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /* SGMII1 port enable */
  1214. #define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /* SGMII0 port enable */
  1215. #define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /* TAHOE1 Bypass selector */
  1216. #define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /* TAHOE0 Bypass selector */
  1217. #define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /* EMAC 3 PHY clock selector */
  1218. #define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /* EMAC 2 PHY clock selector */
  1219. #define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /* EMAC 1 PHY clock selector */
  1220. #define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /* EMAC 0 PHY clock selector */
  1221. #define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /* Swap EMAC2 with EMAC1 */
  1222. #define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /* Swap EMAC0 with EMAC3 */
  1223. #define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /* MDIO source selector mask */
  1224. #define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /* MDIO source - EMAC0 */
  1225. #define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /* MDIO source - EMAC1 */
  1226. #define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /* MDIO source - EMAC2 */
  1227. #define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /* MDIO source - EMAC3 */
  1228. #define SDR0_ETH_CFG_ZMII_MODE_MASK 0x0000000C /* ZMII bridge mode selector mask */
  1229. #define SDR0_ETH_CFG_ZMII_SEL_MII 0x00000000 /* ZMII bridge mode - MII */
  1230. #define SDR0_ETH_CFG_ZMII_SEL_SMII 0x00000004 /* ZMII bridge mode - SMII */
  1231. #define SDR0_ETH_CFG_ZMII_SEL_RMII_10 0x00000008 /* ZMII bridge mode - RMII (10 Mbps) */
  1232. #define SDR0_ETH_CFG_ZMII_SEL_RMII_100 0x0000000C /* ZMII bridge mode - RMII (100 Mbps) */
  1233. #define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /* GMC Port 1 bridge selector */
  1234. #define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /* GMC Port 0 bridge selector */
  1235. #define SDR0_ETH_CFG_ZMII_MODE_SHIFT 4
  1236. #define SDR0_ETH_CFG_ZMII_MII_MODE 0x00
  1237. #define SDR0_ETH_CFG_ZMII_SMII_MODE 0x01
  1238. #define SDR0_ETH_CFG_ZMII_RMII_MODE_10M 0x10
  1239. #define SDR0_ETH_CFG_ZMII_RMII_MODE_100M 0x11
  1240. /* Ethernet Status Register */
  1241. #define SDR0_ETH_STS 0x4104
  1242. /* Miscealleneaous Function Reg. (SDR0_MFR) */
  1243. #define SDR0_MFR 0x4300
  1244. #define SDR0_MFR_T0TxFL 0x00800000 /* force parity error TAHOE0 Tx FIFO bits 0:63 */
  1245. #define SDR0_MFR_T0TxFH 0x00400000 /* force parity error TAHOE0 Tx FIFO bits 64:127 */
  1246. #define SDR0_MFR_T1TxFL 0x00200000 /* force parity error TAHOE1 Tx FIFO bits 0:63 */
  1247. #define SDR0_MFR_T1TxFH 0x00100000 /* force parity error TAHOE1 Tx FIFO bits 64:127 */
  1248. #define SDR0_MFR_E0TxFL 0x00008000 /* force parity error EMAC0 Tx FIFO bits 0:63 */
  1249. #define SDR0_MFR_E0TxFH 0x00004000 /* force parity error EMAC0 Tx FIFO bits 64:127 */
  1250. #define SDR0_MFR_E0RxFL 0x00002000 /* force parity error EMAC0 Rx FIFO bits 0:63 */
  1251. #define SDR0_MFR_E0RxFH 0x00001000 /* force parity error EMAC0 Rx FIFO bits 64:127 */
  1252. #define SDR0_MFR_E1TxFL 0x00000800 /* force parity error EMAC1 Tx FIFO bits 0:63 */
  1253. #define SDR0_MFR_E1TxFH 0x00000400 /* force parity error EMAC1 Tx FIFO bits 64:127 */
  1254. #define SDR0_MFR_E1RxFL 0x00000200 /* force parity error EMAC1 Rx FIFO bits 0:63 */
  1255. #define SDR0_MFR_E1RxFH 0x00000100 /* force parity error EMAC1 Rx FIFO bits 64:127 */
  1256. #define SDR0_MFR_E2TxFL 0x00000080 /* force parity error EMAC2 Tx FIFO bits 0:63 */
  1257. #define SDR0_MFR_E2TxFH 0x00000040 /* force parity error EMAC2 Tx FIFO bits 64:127 */
  1258. #define SDR0_MFR_E2RxFL 0x00000020 /* force parity error EMAC2 Rx FIFO bits 0:63 */
  1259. #define SDR0_MFR_E2RxFH 0x00000010 /* force parity error EMAC2 Rx FIFO bits 64:127 */
  1260. #define SDR0_MFR_E3TxFL 0x00000008 /* force parity error EMAC3 Tx FIFO bits 0:63 */
  1261. #define SDR0_MFR_E3TxFH 0x00000004 /* force parity error EMAC3 Tx FIFO bits 64:127 */
  1262. #define SDR0_MFR_E3RxFL 0x00000002 /* force parity error EMAC3 Rx FIFO bits 0:63 */
  1263. #define SDR0_MFR_E3RxFH 0x00000001 /* force parity error EMAC3 Rx FIFO bits 64:127 */
  1264. /* EMACx TX Status Register (SDR0_EMACxTXST)*/
  1265. #define SDR0_EMAC0TXST 0x4400
  1266. #define SDR0_EMAC1TXST 0x4401
  1267. #define SDR0_EMAC2TXST 0x4402
  1268. #define SDR0_EMAC3TXST 0x4403
  1269. #define SDR0_EMACxTXST_FUR 0x02000000 /* TX FIFO underrun */
  1270. #define SDR0_EMACxTXST_BC 0x01000000 /* broadcase address */
  1271. #define SDR0_EMACxTXST_MC 0x00800000 /* multicast address */
  1272. #define SDR0_EMACxTXST_UC 0x00400000 /* unicast address */
  1273. #define SDR0_EMACxTXST_FP 0x00200000 /* frame paused by control packet */
  1274. #define SDR0_EMACxTXST_BFCS 0x00100000 /* bad FCS in the transmitted frame */
  1275. #define SDR0_EMACxTXST_CPF 0x00080000 /* TX control pause frame */
  1276. #define SDR0_EMACxTXST_CF 0x00040000 /* TX control frame */
  1277. #define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
  1278. #define SDR0_EMACxTXST_1023 0x00010000 /* 512-1023 bytes transmitted */
  1279. #define SDR0_EMACxTXST_511 0x00008000 /* 256-511 bytes transmitted */
  1280. #define SDR0_EMACxTXST_255 0x00004000 /* 128-255 bytes transmitted */
  1281. #define SDR0_EMACxTXST_127 0x00002000 /* 65-127 bytes transmitted */
  1282. #define SDR0_EMACxTXST_64 0x00001000 /* 64 bytes transmitted */
  1283. #define SDR0_EMACxTXST_SQE 0x00000800 /* SQE indication */
  1284. #define SDR0_EMACxTXST_LOC 0x00000400 /* loss of carrier sense */
  1285. #define SDR0_EMACxTXST_IERR 0x00000080 /* EMAC internal error */
  1286. #define SDR0_EMACxTXST_EDF 0x00000040 /* excessive deferral */
  1287. #define SDR0_EMACxTXST_ECOL 0x00000020 /* excessive collisions */
  1288. #define SDR0_EMACxTXST_LCOL 0x00000010 /* late collision */
  1289. #define SDR0_EMACxTXST_DFFR 0x00000008 /* deferred frame */
  1290. #define SDR0_EMACxTXST_MCOL 0x00000004 /* multiple collision frame */
  1291. #define SDR0_EMACxTXST_SCOL 0x00000002 /* single collision frame */
  1292. #define SDR0_EMACxTXST_TXOK 0x00000001 /* transmit OK */
  1293. /* EMACx RX Status Register (SDR0_EMACxRXST)*/
  1294. #define SDR0_EMAC0RXST 0x4404
  1295. #define SDR0_EMAC1RXST 0x4405
  1296. #define SDR0_EMAC2RXST 0x4406
  1297. #define SDR0_EMAC3RXST 0x4407
  1298. #define SDR0_EMACxRXST_FOR 0x20000000 /* RX FIFO overrun */
  1299. #define SDR0_EMACxRXST_BC 0x10000000 /* broadcast address */
  1300. #define SDR0_EMACxRXST_MC 0x08000000 /* multicast address */
  1301. #define SDR0_EMACxRXST_UC 0x04000000 /* unicast address */
  1302. #define SDR0_EMACxRXST_UPR_MASK 0x03800000 /* user priority field */
  1303. #define SDR0_EMACxRXST_UPR_ENCODE(n) ((((unsigned long)(n))&0x07)<<23)
  1304. #define SDR0_EMACxRXST_VLAN 0x00400000 /* RX VLAN tagged frame */
  1305. #define SDR0_EMACxRXST_LOOP 0x00200000 /* received in loop-back mode */
  1306. #define SDR0_EMACxRXST_UOP 0x00100000 /* RX unsupported opcode */
  1307. #define SDR0_EMACxRXST_CPF 0x00080000 /* RX control pause frame */
  1308. #define SDR0_EMACxRXST_CF 0x00040000 /* RX control frame*/
  1309. #define SDR0_EMACxRXST_MSIZ 0x00020000 /* 1024-MaxSize bytes recieved*/
  1310. #define SDR0_EMACxRXST_1023 0x00010000 /* 512-1023 bytes received */
  1311. #define SDR0_EMACxRXST_511 0x00008000 /* 128-511 bytes received */
  1312. #define SDR0_EMACxRXST_255 0x00004000 /* 128-255 bytes received */
  1313. #define SDR0_EMACxRXST_127 0x00002000 /* 65-127 bytes received */
  1314. #define SDR0_EMACxRXST_64 0x00001000 /* 64 bytes received */
  1315. #define SDR0_EMACxRXST_RUNT 0x00000800 /* runt frame */
  1316. #define SDR0_EMACxRXST_SEVT 0x00000400 /* short event */
  1317. #define SDR0_EMACxRXST_AERR 0x00000200 /* alignment error */
  1318. #define SDR0_EMACxRXST_SERR 0x00000100 /* received with symbol error */
  1319. #define SDR0_EMACxRXST_BURST 0x00000040 /* received burst */
  1320. #define SDR0_EMACxRXST_F2L 0x00000020 /* frame is to long */
  1321. #define SDR0_EMACxRXST_OERR 0x00000010 /* out of range length error */
  1322. #define SDR0_EMACxRXST_IERR 0x00000008 /* in range length error */
  1323. #define SDR0_EMACxRXST_LOST 0x00000004 /* frame lost due to internal EMAC receive error */
  1324. #define SDR0_EMACxRXST_BFCS 0x00000002 /* bad FCS in the recieved frame */
  1325. #define SDR0_EMACxRXST_RXOK 0x00000001 /* Recieve OK */
  1326. /* EMACx TX Status Register (SDR0_EMACxREJCNT)*/
  1327. #define SDR0_EMAC0REJCNT 0x4408
  1328. #define SDR0_EMAC1REJCNT 0x4409
  1329. #define SDR0_EMAC2REJCNT 0x440A
  1330. #define SDR0_EMAC3REJCNT 0x440B
  1331. #define SDR0_DDR0 0x00E1
  1332. #define SDR0_DDR0_DPLLRST 0x80000000
  1333. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1334. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1335. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1336. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1337. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1338. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1339. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1340. #define AHB_TOP 0xA4
  1341. #define AHB_BOT 0xA5
  1342. #define SDR0_AHB_CFG 0x370
  1343. #define SDR0_USB2HOST_CFG 0x371
  1344. #endif /* CONFIG_460EX || CONFIG_460GT */
  1345. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  1346. #if defined(CONFIG_440GP)
  1347. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  1348. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  1349. #endif /* defined(CONFIG_440GP) */
  1350. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  1351. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  1352. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  1353. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  1354. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1355. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1356. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  1357. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  1358. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  1359. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  1360. #define SDR0_UARTX_UXICS_PLB 0x20000000
  1361. #define SDR0_UARTX_UXEC_MASK 0x00800000
  1362. #define SDR0_UARTX_UXEC_INT 0x00000000
  1363. #define SDR0_UARTX_UXEC_EXT 0x00800000
  1364. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  1365. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  1366. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  1367. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  1368. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  1369. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  1370. #define SDR0_UARTX_UXDC_MASK 0x00100000
  1371. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  1372. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  1373. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  1374. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  1375. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  1376. #define SDR0_CPU440_EARV_MASK 0x30000000
  1377. #define SDR0_CPU440_EARV_EBC 0x10000000
  1378. #define SDR0_CPU440_EARV_PCI 0x20000000
  1379. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1380. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1381. #define SDR0_CPU440_NTO1_MASK 0x00000002
  1382. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  1383. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  1384. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1385. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1386. #define SDR0_XCR_PAE_MASK 0x80000000
  1387. #define SDR0_XCR_PAE_DISABLE 0x00000000
  1388. #define SDR0_XCR_PAE_ENABLE 0x80000000
  1389. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1390. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1391. #define SDR0_XCR_PHCE_MASK 0x40000000
  1392. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  1393. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  1394. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1395. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1396. #define SDR0_XCR_PISE_MASK 0x20000000
  1397. #define SDR0_XCR_PISE_DISABLE 0x00000000
  1398. #define SDR0_XCR_PISE_ENABLE 0x20000000
  1399. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1400. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1401. #define SDR0_XCR_PCWE_MASK 0x10000000
  1402. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  1403. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  1404. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1405. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1406. #define SDR0_XCR_PPIM_MASK 0x0F000000
  1407. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1408. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1409. #define SDR0_XCR_PR64E_MASK 0x00800000
  1410. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  1411. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  1412. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1413. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1414. #define SDR0_XCR_PXFS_MASK 0x00600000
  1415. #define SDR0_XCR_PXFS_HIGH 0x00000000
  1416. #define SDR0_XCR_PXFS_MED 0x00200000
  1417. #define SDR0_XCR_PXFS_LOW 0x00400000
  1418. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1419. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1420. #define SDR0_XCR_PDM_MASK 0x00000040
  1421. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  1422. #define SDR0_XCR_PDM_P2P 0x00000040
  1423. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  1424. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  1425. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  1426. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  1427. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  1428. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  1429. #define SDR0_PFC0_TRE_MASK 0x00000100
  1430. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  1431. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  1432. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  1433. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  1434. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  1435. #define SDR0_PFC1_EPS_MASK 0x01C00000
  1436. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  1437. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  1438. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  1439. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  1440. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  1441. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  1442. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  1443. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  1444. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1445. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1446. #define SDR0_PFC1_RMII_MASK 0x00200000
  1447. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  1448. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  1449. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  1450. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1451. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  1452. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  1453. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  1454. #define SDR0_MFR_TAH0_MASK 0x80000000
  1455. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  1456. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  1457. #define SDR0_MFR_TAH1_MASK 0x40000000
  1458. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  1459. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  1460. #define SDR0_MFR_PCM_MASK 0x20000000
  1461. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  1462. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  1463. #define SDR0_MFR_ECS_MASK 0x10000000
  1464. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1465. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  1466. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  1467. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  1468. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  1469. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  1470. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  1471. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  1472. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  1473. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  1474. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  1475. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  1476. #if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
  1477. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  1478. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  1479. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  1480. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  1481. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  1482. #endif
  1483. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1484. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1485. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1486. #define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
  1487. #define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
  1488. #endif
  1489. #define SDR0_MFR_ECS_MASK 0x10000000
  1490. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1491. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1492. #define SDR0_SRST0 0x200
  1493. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1494. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1495. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1496. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1497. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  1498. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  1499. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1500. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  1501. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  1502. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1503. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1504. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1505. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  1506. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  1507. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1508. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  1509. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  1510. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  1511. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  1512. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  1513. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  1514. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  1515. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  1516. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1517. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  1518. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1519. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  1520. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  1521. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  1522. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/transmitter 2 */
  1523. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/transmitter 3 */
  1524. #define SDR0_SRST1 0x201
  1525. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  1526. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  1527. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  1528. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  1529. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  1530. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  1531. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4 USB 2.0 Host */
  1532. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to USB 2.0 Host */
  1533. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to USB 2.0 Host */
  1534. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  1535. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2 */
  1536. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  1537. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  1538. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  1539. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  1540. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  1541. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  1542. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  1543. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  1544. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  1545. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1546. #define SDR0_SRST0 0x0200
  1547. #define SDR0_SRST SDR0_SRST0 /* for compatability reasons */
  1548. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1549. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1550. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1551. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1552. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  1553. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  1554. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1555. #define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
  1556. #define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
  1557. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1558. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1559. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1560. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1561. #define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
  1562. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
  1563. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
  1564. #define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
  1565. #define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
  1566. #define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
  1567. #define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
  1568. #define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/transmitter 2 */
  1569. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1570. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1571. #define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
  1572. #define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/transmitter 3 */
  1573. #define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
  1574. #define SDR0_SRST1 0x201
  1575. #define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
  1576. #define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
  1577. #define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
  1578. #define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
  1579. #define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
  1580. #define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access controller 0 */
  1581. #define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access controller 1 */
  1582. #define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access controller 2 */
  1583. #define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access controller 3 */
  1584. #define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
  1585. #define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
  1586. #define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
  1587. #define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
  1588. #define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
  1589. #define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
  1590. #define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and serdes */
  1591. #define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
  1592. #define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
  1593. #define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
  1594. #define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
  1595. #define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
  1596. #define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
  1597. #define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
  1598. #define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
  1599. #define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
  1600. #define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
  1601. #define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
  1602. #define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
  1603. #define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
  1604. #define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
  1605. #define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
  1606. #define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
  1607. #define SDR0_PCI0 0x1c0 /* PCI Configuration Register */
  1608. #else
  1609. #define SDR0_SRST_BGO 0x80000000
  1610. #define SDR0_SRST_PLB 0x40000000
  1611. #define SDR0_SRST_EBC 0x20000000
  1612. #define SDR0_SRST_OPB 0x10000000
  1613. #define SDR0_SRST_UART0 0x08000000
  1614. #define SDR0_SRST_UART1 0x04000000
  1615. #define SDR0_SRST_IIC0 0x02000000
  1616. #define SDR0_SRST_IIC1 0x01000000
  1617. #define SDR0_SRST_GPIO 0x00800000
  1618. #define SDR0_SRST_GPT 0x00400000
  1619. #define SDR0_SRST_DMC 0x00200000
  1620. #define SDR0_SRST_PCI 0x00100000
  1621. #define SDR0_SRST_EMAC0 0x00080000
  1622. #define SDR0_SRST_EMAC1 0x00040000
  1623. #define SDR0_SRST_CPM 0x00020000
  1624. #define SDR0_SRST_IMU 0x00010000
  1625. #define SDR0_SRST_UIC01 0x00008000
  1626. #define SDR0_SRST_UICB2 0x00004000
  1627. #define SDR0_SRST_SRAM 0x00002000
  1628. #define SDR0_SRST_EBM 0x00001000
  1629. #define SDR0_SRST_BGI 0x00000800
  1630. #define SDR0_SRST_DMA 0x00000400
  1631. #define SDR0_SRST_DMAC 0x00000200
  1632. #define SDR0_SRST_MAL 0x00000100
  1633. #define SDR0_SRST_ZMII 0x00000080
  1634. #define SDR0_SRST_GPTR 0x00000040
  1635. #define SDR0_SRST_PPM 0x00000020
  1636. #define SDR0_SRST_EMAC2 0x00000010
  1637. #define SDR0_SRST_EMAC3 0x00000008
  1638. #define SDR0_SRST_RGMII 0x00000001
  1639. #endif
  1640. /*-----------------------------------------------------------------------------+
  1641. | Clocking
  1642. +-----------------------------------------------------------------------------*/
  1643. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1644. defined(CONFIG_460SX)
  1645. #define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
  1646. #define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
  1647. #define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
  1648. #define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
  1649. #define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
  1650. #define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1651. #define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
  1652. #elif !defined (CONFIG_440GX) && \
  1653. !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
  1654. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1655. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  1656. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  1657. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  1658. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  1659. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  1660. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  1661. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  1662. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  1663. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  1664. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  1665. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  1666. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  1667. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1668. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1669. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1670. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1671. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1672. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  1673. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  1674. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  1675. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  1676. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  1677. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  1678. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  1679. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  1680. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  1681. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  1682. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  1683. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  1684. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  1685. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  1686. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  1687. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  1688. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  1689. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  1690. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  1691. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  1692. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  1693. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1694. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1695. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1696. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1697. /* Strap 1 Register */
  1698. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  1699. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1700. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  1701. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  1702. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  1703. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  1704. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  1705. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  1706. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  1707. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  1708. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  1709. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  1710. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  1711. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  1712. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  1713. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  1714. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  1715. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1716. #endif /* CONFIG_440GX */
  1717. #if defined (CONFIG_440EPX) || defined (CONFIG_440GRX)
  1718. #define CPR0_ICFG_RLI_MASK 0x80000000
  1719. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  1720. #define CPR0_PERD_PERDV0_MASK 0x07000000
  1721. #endif
  1722. /*-----------------------------------------------------------------------------
  1723. | IIC Register Offsets
  1724. '----------------------------------------------------------------------------*/
  1725. #define IICMDBUF 0x00
  1726. #define IICSDBUF 0x02
  1727. #define IICLMADR 0x04
  1728. #define IICHMADR 0x05
  1729. #define IICCNTL 0x06
  1730. #define IICMDCNTL 0x07
  1731. #define IICSTS 0x08
  1732. #define IICEXTSTS 0x09
  1733. #define IICLSADR 0x0A
  1734. #define IICHSADR 0x0B
  1735. #define IICCLKDIV 0x0C
  1736. #define IICINTRMSK 0x0D
  1737. #define IICXFRCNT 0x0E
  1738. #define IICXTCNTLSS 0x0F
  1739. #define IICDIRECTCNTL 0x10
  1740. /*-----------------------------------------------------------------------------
  1741. | PCI Internal Registers et. al. (accessed via plb)
  1742. +----------------------------------------------------------------------------*/
  1743. #define PCIX0_CFGADR (CONFIG_SYS_PCI_BASE + 0x0ec00000)
  1744. #define PCIX0_CFGDATA (CONFIG_SYS_PCI_BASE + 0x0ec00004)
  1745. #define PCIX0_CFGBASE (CONFIG_SYS_PCI_BASE + 0x0ec80000)
  1746. #define PCIX0_IOBASE (CONFIG_SYS_PCI_BASE + 0x08000000)
  1747. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1748. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1749. /* PCI Local Configuration Registers
  1750. --------------------------------- */
  1751. #define PCI_MMIO_LCR_BASE (CONFIG_SYS_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
  1752. /* PCI Master Local Configuration Registers */
  1753. #define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  1754. #define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  1755. #define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  1756. #define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  1757. #define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  1758. #define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  1759. #define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  1760. #define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  1761. #define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  1762. #define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  1763. #define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  1764. #define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  1765. /* PCI Target Local Configuration Registers */
  1766. #define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
  1767. #define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  1768. #define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
  1769. #define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  1770. #else
  1771. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  1772. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  1773. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  1774. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  1775. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  1776. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  1777. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  1778. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  1779. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  1780. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  1781. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  1782. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  1783. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  1784. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  1785. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  1786. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  1787. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  1788. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  1789. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  1790. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  1791. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  1792. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  1793. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  1794. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  1795. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  1796. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  1797. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  1798. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  1799. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  1800. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  1801. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  1802. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  1803. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  1804. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  1805. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  1806. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  1807. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  1808. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  1809. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  1810. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  1811. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  1812. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  1813. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  1814. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  1815. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  1816. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  1817. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  1818. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  1819. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  1820. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  1821. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  1822. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  1823. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1824. /* USB2.0 Device */
  1825. #define USB2D0_BASE CONFIG_SYS_USB2D0_BASE
  1826. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  1827. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for Endpoint 0 plus IN Endpoints 1 to 3 */
  1828. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management register */
  1829. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address register */
  1830. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRIN */
  1831. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for OUT Endpoints 1 to 3 */
  1832. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRUSB */
  1833. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for common USB interrupts */
  1834. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for IntrOut */
  1835. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0 test modes */
  1836. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for selecting the Endpoint status/control registers */
  1837. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  1838. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status register for Endpoint 0. (Index register set to select Endpoint 0) */
  1839. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status register for IN Endpoint. (Index register set to select Endpoints 13) */
  1840. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for IN Endpoint. (Index register set to select Endpoints 13) */
  1841. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status register for OUT Endpoint. (Index register set to select Endpoints 13) */
  1842. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for OUT Endpoint. (Index register set to select Endpoints 13) */
  1843. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  1844. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  1845. #endif
  1846. /******************************************************************************
  1847. * GPIO macro register defines
  1848. ******************************************************************************/
  1849. #if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  1850. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1851. defined(CONFIG_460SX)
  1852. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000700)
  1853. #define GPIO0_OR (GPIO0_BASE+0x0)
  1854. #define GPIO0_TCR (GPIO0_BASE+0x4)
  1855. #define GPIO0_ODR (GPIO0_BASE+0x18)
  1856. #define GPIO0_IR (GPIO0_BASE+0x1C)
  1857. #endif /* CONFIG_440GP */
  1858. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1859. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1860. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1861. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000B00)
  1862. #define GPIO1_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000C00)
  1863. #define GPIO0_OR (GPIO0_BASE+0x0)
  1864. #define GPIO0_TCR (GPIO0_BASE+0x4)
  1865. #define GPIO0_OSRL (GPIO0_BASE+0x8)
  1866. #define GPIO0_OSRH (GPIO0_BASE+0xC)
  1867. #define GPIO0_TSRL (GPIO0_BASE+0x10)
  1868. #define GPIO0_TSRH (GPIO0_BASE+0x14)
  1869. #define GPIO0_ODR (GPIO0_BASE+0x18)
  1870. #define GPIO0_IR (GPIO0_BASE+0x1C)
  1871. #define GPIO0_RR1 (GPIO0_BASE+0x20)
  1872. #define GPIO0_RR2 (GPIO0_BASE+0x24)
  1873. #define GPIO0_RR3 (GPIO0_BASE+0x28)
  1874. #define GPIO0_ISR1L (GPIO0_BASE+0x30)
  1875. #define GPIO0_ISR1H (GPIO0_BASE+0x34)
  1876. #define GPIO0_ISR2L (GPIO0_BASE+0x38)
  1877. #define GPIO0_ISR2H (GPIO0_BASE+0x3C)
  1878. #define GPIO0_ISR3L (GPIO0_BASE+0x40)
  1879. #define GPIO0_ISR3H (GPIO0_BASE+0x44)
  1880. #define GPIO1_OR (GPIO1_BASE+0x0)
  1881. #define GPIO1_TCR (GPIO1_BASE+0x4)
  1882. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  1883. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  1884. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  1885. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  1886. #define GPIO1_ODR (GPIO1_BASE+0x18)
  1887. #define GPIO1_IR (GPIO1_BASE+0x1C)
  1888. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  1889. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  1890. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  1891. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  1892. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  1893. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  1894. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  1895. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  1896. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  1897. #endif
  1898. #ifndef __ASSEMBLY__
  1899. #endif /* _ASMLANGUAGE */
  1900. #endif /* __PPC440_H__ */