mux.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * mux.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <common.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/hardware.h>
  18. #include <asm/arch/mux.h>
  19. #include <asm/io.h>
  20. #include <i2c.h>
  21. #include "board.h"
  22. static struct module_pin_mux uart0_pin_mux[] = {
  23. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  24. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  25. {-1},
  26. };
  27. static struct module_pin_mux uart1_pin_mux[] = {
  28. {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART1_RXD */
  29. {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)}, /* UART1_TXD */
  30. {-1},
  31. };
  32. static struct module_pin_mux uart2_pin_mux[] = {
  33. {OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART2_RXD */
  34. {OFFSET(spi0_d0), (MODE(1) | PULLUDEN)}, /* UART2_TXD */
  35. {-1},
  36. };
  37. static struct module_pin_mux uart3_pin_mux[] = {
  38. {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
  39. {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
  40. {-1},
  41. };
  42. static struct module_pin_mux uart4_pin_mux[] = {
  43. {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */
  44. {OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)}, /* UART4_TXD */
  45. {-1},
  46. };
  47. static struct module_pin_mux uart5_pin_mux[] = {
  48. {OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)}, /* UART5_RXD */
  49. {OFFSET(lcd_data8), (MODE(4) | PULLUDEN)}, /* UART5_TXD */
  50. {-1},
  51. };
  52. static struct module_pin_mux mmc0_pin_mux[] = {
  53. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  54. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  55. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  56. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  57. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  58. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  59. {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
  60. {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
  61. {-1},
  62. };
  63. static struct module_pin_mux mmc0_no_cd_pin_mux[] = {
  64. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  65. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  66. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  67. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  68. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  69. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  70. {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
  71. {-1},
  72. };
  73. static struct module_pin_mux mmc0_pin_mux_sk_evm[] = {
  74. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  75. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  76. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  77. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  78. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  79. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  80. {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
  81. {-1},
  82. };
  83. static struct module_pin_mux mmc1_pin_mux[] = {
  84. {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
  85. {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
  86. {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
  87. {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
  88. {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
  89. {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
  90. {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
  91. {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_CD */
  92. {-1},
  93. };
  94. static struct module_pin_mux i2c0_pin_mux[] = {
  95. {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
  96. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  97. {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
  98. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  99. {-1},
  100. };
  101. static struct module_pin_mux i2c1_pin_mux[] = {
  102. {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
  103. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  104. {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
  105. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  106. {-1},
  107. };
  108. static struct module_pin_mux spi0_pin_mux[] = {
  109. {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_SCLK */
  110. {OFFSET(spi0_d0), (MODE(0) | RXACTIVE |
  111. PULLUDEN | PULLUP_EN)}, /* SPI0_D0 */
  112. {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_D1 */
  113. {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE |
  114. PULLUDEN | PULLUP_EN)}, /* SPI0_CS0 */
  115. {-1},
  116. };
  117. static struct module_pin_mux gpio0_7_pin_mux[] = {
  118. {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN)}, /* GPIO0_7 */
  119. {-1},
  120. };
  121. static struct module_pin_mux rgmii1_pin_mux[] = {
  122. {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
  123. {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
  124. {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
  125. {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
  126. {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
  127. {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
  128. {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
  129. {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
  130. {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
  131. {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
  132. {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
  133. {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
  134. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
  135. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  136. {-1},
  137. };
  138. static struct module_pin_mux mii1_pin_mux[] = {
  139. {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
  140. {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
  141. {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
  142. {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
  143. {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
  144. {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
  145. {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
  146. {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
  147. {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
  148. {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
  149. {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
  150. {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
  151. {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
  152. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
  153. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  154. {-1},
  155. };
  156. static struct module_pin_mux nand_pin_mux[] = {
  157. {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
  158. {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
  159. {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
  160. {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
  161. {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
  162. {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
  163. {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
  164. {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
  165. {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
  166. {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
  167. {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
  168. {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
  169. {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
  170. {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
  171. {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
  172. {-1},
  173. };
  174. void enable_uart0_pin_mux(void)
  175. {
  176. configure_module_pin_mux(uart0_pin_mux);
  177. }
  178. void enable_uart1_pin_mux(void)
  179. {
  180. configure_module_pin_mux(uart1_pin_mux);
  181. }
  182. void enable_uart2_pin_mux(void)
  183. {
  184. configure_module_pin_mux(uart2_pin_mux);
  185. }
  186. void enable_uart3_pin_mux(void)
  187. {
  188. configure_module_pin_mux(uart3_pin_mux);
  189. }
  190. void enable_uart4_pin_mux(void)
  191. {
  192. configure_module_pin_mux(uart4_pin_mux);
  193. }
  194. void enable_uart5_pin_mux(void)
  195. {
  196. configure_module_pin_mux(uart5_pin_mux);
  197. }
  198. void enable_i2c0_pin_mux(void)
  199. {
  200. configure_module_pin_mux(i2c0_pin_mux);
  201. }
  202. /*
  203. * The AM335x GP EVM, if daughter card(s) are connected, can have 8
  204. * different profiles. These profiles determine what peripherals are
  205. * valid and need pinmux to be configured.
  206. */
  207. #define PROFILE_NONE 0x0
  208. #define PROFILE_0 (1 << 0)
  209. #define PROFILE_1 (1 << 1)
  210. #define PROFILE_2 (1 << 2)
  211. #define PROFILE_3 (1 << 3)
  212. #define PROFILE_4 (1 << 4)
  213. #define PROFILE_5 (1 << 5)
  214. #define PROFILE_6 (1 << 6)
  215. #define PROFILE_7 (1 << 7)
  216. #define PROFILE_MASK 0x7
  217. #define PROFILE_ALL 0xFF
  218. /* CPLD registers */
  219. #define I2C_CPLD_ADDR 0x35
  220. #define CFG_REG 0x10
  221. static unsigned short detect_daughter_board_profile(void)
  222. {
  223. unsigned short val;
  224. if (i2c_probe(I2C_CPLD_ADDR))
  225. return PROFILE_NONE;
  226. if (i2c_read(I2C_CPLD_ADDR, CFG_REG, 1, (unsigned char *)(&val), 2))
  227. return PROFILE_NONE;
  228. return (1 << (val & PROFILE_MASK));
  229. }
  230. void enable_board_pin_mux(struct am335x_baseboard_id *header)
  231. {
  232. /* Do board-specific muxes. */
  233. if (!strncmp(header->name, "A335BONE", HDR_NAME_LEN)) {
  234. /* Beaglebone pinmux */
  235. configure_module_pin_mux(i2c1_pin_mux);
  236. configure_module_pin_mux(mii1_pin_mux);
  237. configure_module_pin_mux(mmc0_pin_mux);
  238. configure_module_pin_mux(mmc1_pin_mux);
  239. } else if (!strncmp(header->config, "SKU#01", 6)) {
  240. /* General Purpose EVM */
  241. unsigned short profile = detect_daughter_board_profile();
  242. configure_module_pin_mux(rgmii1_pin_mux);
  243. configure_module_pin_mux(mmc0_pin_mux);
  244. /* In profile #2 i2c1 and spi0 conflict. */
  245. if (profile & ~PROFILE_2)
  246. configure_module_pin_mux(i2c1_pin_mux);
  247. /* Profiles 2 & 3 don't have NAND */
  248. if (profile & ~(PROFILE_2 | PROFILE_3))
  249. configure_module_pin_mux(nand_pin_mux);
  250. else if (profile == PROFILE_2) {
  251. configure_module_pin_mux(mmc1_pin_mux);
  252. configure_module_pin_mux(spi0_pin_mux);
  253. }
  254. } else if (!strncmp(header->config, "SKU#02", 6)) {
  255. /*
  256. * Industrial Motor Control (IDK)
  257. * note: IDK console is on UART3 by default.
  258. * So u-boot mus be build with CONFIG_SERIAL4 and
  259. * CONFIG_CONS_INDEX=4
  260. */
  261. configure_module_pin_mux(mii1_pin_mux);
  262. configure_module_pin_mux(mmc0_no_cd_pin_mux);
  263. } else if (!strncmp(header->name, "A335X_SK", HDR_NAME_LEN)) {
  264. /* Starter Kit EVM */
  265. configure_module_pin_mux(i2c1_pin_mux);
  266. configure_module_pin_mux(gpio0_7_pin_mux);
  267. configure_module_pin_mux(rgmii1_pin_mux);
  268. configure_module_pin_mux(mmc0_pin_mux_sk_evm);
  269. } else if (!strncmp(header->name, "A335BNLT", HDR_NAME_LEN)) {
  270. /* Beaglebone LT pinmux */
  271. configure_module_pin_mux(i2c1_pin_mux);
  272. configure_module_pin_mux(mii1_pin_mux);
  273. configure_module_pin_mux(mmc0_pin_mux);
  274. configure_module_pin_mux(mmc1_pin_mux);
  275. } else {
  276. puts("Unknown board, cannot configure pinmux.");
  277. hang();
  278. }
  279. }