mpc8569mds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright 2009 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <hwconfig.h>
  26. #include <pci.h>
  27. #include <asm/processor.h>
  28. #include <asm/mmu.h>
  29. #include <asm/immap_85xx.h>
  30. #include <asm/fsl_pci.h>
  31. #include <asm/fsl_ddr_sdram.h>
  32. #include <asm/io.h>
  33. #include <spd_sdram.h>
  34. #include <i2c.h>
  35. #include <ioports.h>
  36. #include <libfdt.h>
  37. #include <fdt_support.h>
  38. #include <fsl_esdhc.h>
  39. #include "bcsr.h"
  40. phys_size_t fixed_sdram(void);
  41. const qe_iop_conf_t qe_iop_conf_tab[] = {
  42. /* QE_MUX_MDC */
  43. {2, 31, 1, 0, 1}, /* QE_MUX_MDC */
  44. /* QE_MUX_MDIO */
  45. {2, 30, 3, 0, 2}, /* QE_MUX_MDIO */
  46. #if defined(CONFIG_SYS_UCC_RGMII_MODE)
  47. /* UCC_1_RGMII */
  48. {2, 11, 2, 0, 1}, /* CLK12 */
  49. {0, 0, 1, 0, 3}, /* ENET1_TXD0_SER1_TXD0 */
  50. {0, 1, 1, 0, 3}, /* ENET1_TXD1_SER1_TXD1 */
  51. {0, 2, 1, 0, 1}, /* ENET1_TXD2_SER1_TXD2 */
  52. {0, 3, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3 */
  53. {0, 6, 2, 0, 3}, /* ENET1_RXD0_SER1_RXD0 */
  54. {0, 7, 2, 0, 1}, /* ENET1_RXD1_SER1_RXD1 */
  55. {0, 8, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2 */
  56. {0, 9, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3 */
  57. {0, 4, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */
  58. {0, 12, 2, 0, 3}, /* ENET1_RX_DV_SER1_CTS_B */
  59. {2, 8, 2, 0, 1}, /* ENET1_GRXCLK */
  60. {2, 20, 1, 0, 2}, /* ENET1_GTXCLK */
  61. /* UCC_2_RGMII */
  62. {2, 16, 2, 0, 3}, /* CLK17 */
  63. {0, 14, 1, 0, 2}, /* ENET2_TXD0_SER2_TXD0 */
  64. {0, 15, 1, 0, 2}, /* ENET2_TXD1_SER2_TXD1 */
  65. {0, 16, 1, 0, 1}, /* ENET2_TXD2_SER2_TXD2 */
  66. {0, 17, 1, 0, 1}, /* ENET2_TXD3_SER2_TXD3 */
  67. {0, 20, 2, 0, 2}, /* ENET2_RXD0_SER2_RXD0 */
  68. {0, 21, 2, 0, 1}, /* ENET2_RXD1_SER2_RXD1 */
  69. {0, 22, 2, 0, 1}, /* ENET2_RXD2_SER2_RXD2 */
  70. {0, 23, 2, 0, 1}, /* ENET2_RXD3_SER2_RXD3 */
  71. {0, 18, 1, 0, 2}, /* ENET2_TX_EN_SER2_RTS_B */
  72. {0, 26, 2, 0, 3}, /* ENET2_RX_DV_SER2_CTS_B */
  73. {2, 3, 2, 0, 1}, /* ENET2_GRXCLK */
  74. {2, 2, 1, 0, 2}, /* ENET2_GTXCLK */
  75. /* UCC_3_RGMII */
  76. {2, 11, 2, 0, 1}, /* CLK12 */
  77. {0, 29, 1, 0, 2}, /* ENET3_TXD0_SER3_TXD0 */
  78. {0, 30, 1, 0, 3}, /* ENET3_TXD1_SER3_TXD1 */
  79. {0, 31, 1, 0, 2}, /* ENET3_TXD2_SER3_TXD2 */
  80. {1, 0, 1, 0, 3}, /* ENET3_TXD3_SER3_TXD3 */
  81. {1, 3, 2, 0, 3}, /* ENET3_RXD0_SER3_RXD0 */
  82. {1, 4, 2, 0, 1}, /* ENET3_RXD1_SER3_RXD1 */
  83. {1, 5, 2, 0, 2}, /* ENET3_RXD2_SER3_RXD2 */
  84. {1, 6, 2, 0, 3}, /* ENET3_RXD3_SER3_RXD3 */
  85. {1, 1, 1, 0, 1}, /* ENET3_TX_EN_SER3_RTS_B */
  86. {1, 9, 2, 0, 3}, /* ENET3_RX_DV_SER3_CTS_B */
  87. {2, 9, 2, 0, 2}, /* ENET3_GRXCLK */
  88. {2, 25, 1, 0, 2}, /* ENET3_GTXCLK */
  89. /* UCC_4_RGMII */
  90. {2, 16, 2, 0, 3}, /* CLK17 */
  91. {1, 12, 1, 0, 2}, /* ENET4_TXD0_SER4_TXD0 */
  92. {1, 13, 1, 0, 2}, /* ENET4_TXD1_SER4_TXD1 */
  93. {1, 14, 1, 0, 1}, /* ENET4_TXD2_SER4_TXD2 */
  94. {1, 15, 1, 0, 2}, /* ENET4_TXD3_SER4_TXD3 */
  95. {1, 18, 2, 0, 2}, /* ENET4_RXD0_SER4_RXD0 */
  96. {1, 19, 2, 0, 1}, /* ENET4_RXD1_SER4_RXD1 */
  97. {1, 20, 2, 0, 1}, /* ENET4_RXD2_SER4_RXD2 */
  98. {1, 21, 2, 0, 2}, /* ENET4_RXD3_SER4_RXD3 */
  99. {1, 16, 1, 0, 2}, /* ENET4_TX_EN_SER4_RTS_B */
  100. {1, 24, 2, 0, 3}, /* ENET4_RX_DV_SER4_CTS_B */
  101. {2, 17, 2, 0, 2}, /* ENET4_GRXCLK */
  102. {2, 24, 1, 0, 2}, /* ENET4_GTXCLK */
  103. #elif defined(CONFIG_SYS_UCC_RMII_MODE)
  104. /* UCC_1_RMII */
  105. {2, 15, 2, 0, 1}, /* CLK16 */
  106. {0, 0, 1, 0, 3}, /* ENET1_TXD0_SER1_TXD0 */
  107. {0, 1, 1, 0, 3}, /* ENET1_TXD1_SER1_TXD1 */
  108. {0, 6, 2, 0, 3}, /* ENET1_RXD0_SER1_RXD0 */
  109. {0, 7, 2, 0, 1}, /* ENET1_RXD1_SER1_RXD1 */
  110. {0, 4, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */
  111. {0, 12, 2, 0, 3}, /* ENET1_RX_DV_SER1_CTS_B */
  112. /* UCC_2_RMII */
  113. {2, 15, 2, 0, 1}, /* CLK16 */
  114. {0, 14, 1, 0, 2}, /* ENET2_TXD0_SER2_TXD0 */
  115. {0, 15, 1, 0, 2}, /* ENET2_TXD1_SER2_TXD1 */
  116. {0, 20, 2, 0, 2}, /* ENET2_RXD0_SER2_RXD0 */
  117. {0, 21, 2, 0, 1}, /* ENET2_RXD1_SER2_RXD1 */
  118. {0, 18, 1, 0, 2}, /* ENET2_TX_EN_SER2_RTS_B */
  119. {0, 26, 2, 0, 3}, /* ENET2_RX_DV_SER2_CTS_B */
  120. /* UCC_3_RMII */
  121. {2, 15, 2, 0, 1}, /* CLK16 */
  122. {0, 29, 1, 0, 2}, /* ENET3_TXD0_SER3_TXD0 */
  123. {0, 30, 1, 0, 3}, /* ENET3_TXD1_SER3_TXD1 */
  124. {1, 3, 2, 0, 3}, /* ENET3_RXD0_SER3_RXD0 */
  125. {1, 4, 2, 0, 1}, /* ENET3_RXD1_SER3_RXD1 */
  126. {1, 1, 1, 0, 1}, /* ENET3_TX_EN_SER3_RTS_B */
  127. {1, 9, 2, 0, 3}, /* ENET3_RX_DV_SER3_CTS_B */
  128. /* UCC_4_RMII */
  129. {2, 15, 2, 0, 1}, /* CLK16 */
  130. {1, 12, 1, 0, 2}, /* ENET4_TXD0_SER4_TXD0 */
  131. {1, 13, 1, 0, 2}, /* ENET4_TXD1_SER4_TXD1 */
  132. {1, 18, 2, 0, 2}, /* ENET4_RXD0_SER4_RXD0 */
  133. {1, 19, 2, 0, 1}, /* ENET4_RXD1_SER4_RXD1 */
  134. {1, 16, 1, 0, 2}, /* ENET4_TX_EN_SER4_RTS_B */
  135. {1, 24, 2, 0, 3}, /* ENET4_RX_DV_SER4_CTS_B */
  136. #endif
  137. /* UART1 is muxed with QE PortF bit [9-12].*/
  138. {5, 12, 2, 0, 3}, /* UART1_SIN */
  139. {5, 9, 1, 0, 3}, /* UART1_SOUT */
  140. {5, 10, 2, 0, 3}, /* UART1_CTS_B */
  141. {5, 11, 1, 0, 2}, /* UART1_RTS_B */
  142. /* SPI Flash, M25P40 */
  143. {4, 27, 3, 0, 1}, /* SPI_MOSI */
  144. {4, 28, 3, 0, 1}, /* SPI_MISO */
  145. {4, 29, 3, 0, 1}, /* SPI_CLK */
  146. {4, 30, 1, 0, 0}, /* SPI_SEL, GPIO */
  147. {0, 0, 0, 0, QE_IOP_TAB_END} /* END of table */
  148. };
  149. void local_bus_init(void);
  150. int board_early_init_f (void)
  151. {
  152. /*
  153. * Initialize local bus.
  154. */
  155. local_bus_init ();
  156. enable_8569mds_flash_write();
  157. #ifdef CONFIG_QE
  158. enable_8569mds_qe_uec();
  159. #endif
  160. #if CONFIG_SYS_I2C2_OFFSET
  161. /* Enable I2C2 signals instead of SD signals */
  162. volatile struct ccsr_gur *gur;
  163. gur = (struct ccsr_gur *)(CONFIG_SYS_IMMR + 0xe0000);
  164. gur->plppar1 &= ~PLPPAR1_I2C_BIT_MASK;
  165. gur->plppar1 |= PLPPAR1_I2C2_VAL;
  166. gur->plpdir1 &= ~PLPDIR1_I2C_BIT_MASK;
  167. gur->plpdir1 |= PLPDIR1_I2C2_VAL;
  168. disable_8569mds_brd_eeprom_write_protect();
  169. #endif
  170. return 0;
  171. }
  172. int checkboard (void)
  173. {
  174. printf ("Board: 8569 MDS\n");
  175. return 0;
  176. }
  177. phys_size_t
  178. initdram(int board_type)
  179. {
  180. long dram_size = 0;
  181. puts("Initializing\n");
  182. #if defined(CONFIG_DDR_DLL)
  183. /*
  184. * Work around to stabilize DDR DLL MSYNC_IN.
  185. * Errata DDR9 seems to have been fixed.
  186. * This is now the workaround for Errata DDR11:
  187. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  188. */
  189. volatile ccsr_gur_t *gur =
  190. (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  191. out_be32(&gur->ddrdllcr, 0x81000000);
  192. udelay(200);
  193. #endif
  194. #ifdef CONFIG_SPD_EEPROM
  195. dram_size = fsl_ddr_sdram();
  196. #else
  197. dram_size = fixed_sdram();
  198. #endif
  199. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  200. dram_size *= 0x100000;
  201. puts(" DDR: ");
  202. return dram_size;
  203. }
  204. #if !defined(CONFIG_SPD_EEPROM)
  205. phys_size_t fixed_sdram(void)
  206. {
  207. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  208. uint d_init;
  209. out_be32(&ddr->cs0_bnds, CONFIG_SYS_DDR_CS0_BNDS);
  210. out_be32(&ddr->cs0_config, CONFIG_SYS_DDR_CS0_CONFIG);
  211. out_be32(&ddr->timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  212. out_be32(&ddr->timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  213. out_be32(&ddr->timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  214. out_be32(&ddr->timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  215. out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
  216. out_be32(&ddr->sdram_cfg_2, CONFIG_SYS_DDR_SDRAM_CFG_2);
  217. out_be32(&ddr->sdram_mode, CONFIG_SYS_DDR_SDRAM_MODE);
  218. out_be32(&ddr->sdram_mode_2, CONFIG_SYS_DDR_SDRAM_MODE_2);
  219. out_be32(&ddr->sdram_interval, CONFIG_SYS_DDR_SDRAM_INTERVAL);
  220. out_be32(&ddr->sdram_data_init, CONFIG_SYS_DDR_DATA_INIT);
  221. out_be32(&ddr->sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
  222. out_be32(&ddr->timing_cfg_4, CONFIG_SYS_DDR_TIMING_4);
  223. out_be32(&ddr->timing_cfg_5, CONFIG_SYS_DDR_TIMING_5);
  224. out_be32(&ddr->ddr_zq_cntl, CONFIG_SYS_DDR_ZQ_CNTL);
  225. out_be32(&ddr->ddr_wrlvl_cntl, CONFIG_SYS_DDR_WRLVL_CNTL);
  226. out_be32(&ddr->sdram_cfg_2, CONFIG_SYS_DDR_SDRAM_CFG_2);
  227. #if defined (CONFIG_DDR_ECC)
  228. out_be32(&ddr->err_int_en, CONFIG_SYS_DDR_ERR_INT_EN);
  229. out_be32(&ddr->err_disable, CONFIG_SYS_DDR_ERR_DIS);
  230. out_be32(&ddr->err_sbe, CONFIG_SYS_DDR_SBE);
  231. #endif
  232. udelay(500);
  233. out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
  234. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  235. d_init = 1;
  236. debug("DDR - 1st controller: memory initializing\n");
  237. /*
  238. * Poll until memory is initialized.
  239. * 512 Meg at 400 might hit this 200 times or so.
  240. */
  241. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  242. udelay(1000);
  243. }
  244. debug("DDR: memory initialized\n\n");
  245. udelay(500);
  246. #endif
  247. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  248. }
  249. #endif
  250. /*
  251. * Initialize Local Bus
  252. */
  253. void
  254. local_bus_init(void)
  255. {
  256. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  257. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  258. uint clkdiv;
  259. uint lbc_hz;
  260. sys_info_t sysinfo;
  261. get_sys_info(&sysinfo);
  262. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  263. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  264. out_be32(&gur->lbiuiplldcr1, 0x00078080);
  265. if (clkdiv == 16)
  266. out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
  267. else if (clkdiv == 8)
  268. out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
  269. else if (clkdiv == 4)
  270. out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
  271. out_be32(&lbc->lcrr, (u32)in_be32(&lbc->lcrr)| 0x00030000);
  272. }
  273. #ifdef CONFIG_FSL_ESDHC
  274. /*
  275. * Because of an erratum in prototype boards it is impossible to use eSDHC
  276. * without disabling UART0 (which makes it quite easy to 'brick' the board
  277. * by simply issung 'setenv hwconfig esdhc', and not able to interact with
  278. * U-Boot anylonger).
  279. *
  280. * So, but default we assume that the board is a prototype, which is a most
  281. * safe assumption. There is no way to determine board revision from a
  282. * register, so we use hwconfig.
  283. */
  284. static int prototype_board(void)
  285. {
  286. if (hwconfig_subarg("board", "rev", NULL))
  287. return hwconfig_subarg_cmp("board", "rev", "prototype");
  288. return 1;
  289. }
  290. static int esdhc_disables_uart0(void)
  291. {
  292. return prototype_board() ||
  293. hwconfig_subarg_cmp("esdhc", "mode", "4-bits");
  294. }
  295. int board_mmc_init(bd_t *bd)
  296. {
  297. struct ccsr_gur *gur = (struct ccsr_gur *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  298. u8 *bcsr = (u8 *)CONFIG_SYS_BCSR_BASE;
  299. u8 bcsr6 = BCSR6_SD_CARD_1BIT;
  300. if (!hwconfig("esdhc"))
  301. return 0;
  302. printf("Enabling eSDHC...\n"
  303. " For eSDHC to function, I2C2 ");
  304. if (esdhc_disables_uart0()) {
  305. printf("and UART0 should be disabled.\n");
  306. printf(" Redirecting stderr, stdout and stdin to UART1...\n");
  307. console_assign(stderr, "eserial1");
  308. console_assign(stdout, "eserial1");
  309. console_assign(stdin, "eserial1");
  310. printf("Switched to UART1 (initial log has been printed to "
  311. "UART0).\n");
  312. bcsr6 |= BCSR6_SD_CARD_4BITS;
  313. } else {
  314. printf("should be disabled.\n");
  315. }
  316. /* Assign I2C2 signals to eSDHC. */
  317. clrsetbits_be32(&gur->plppar1, PLPPAR1_I2C_BIT_MASK,
  318. PLPPAR1_ESDHC_VAL);
  319. clrsetbits_be32(&gur->plpdir1, PLPDIR1_I2C_BIT_MASK,
  320. PLPDIR1_ESDHC_VAL);
  321. /* Mux I2C2 (and optionally UART0) signals to eSDHC. */
  322. setbits_8(&bcsr[6], bcsr6);
  323. return fsl_esdhc_mmc_init(bd);
  324. }
  325. static void fdt_board_fixup_esdhc(void *blob, bd_t *bd)
  326. {
  327. const char *status = "disabled";
  328. int off;
  329. int err;
  330. if (!hwconfig("esdhc"))
  331. return;
  332. if (!esdhc_disables_uart0())
  333. goto disable_i2c2;
  334. off = fdt_path_offset(blob, "serial0");
  335. if (off < 0) {
  336. printf("WARNING: could not find serial0 alias: %s.\n",
  337. fdt_strerror(off));
  338. goto disable_i2c2;
  339. }
  340. err = fdt_setprop(blob, off, "status", status, strlen(status) + 1);
  341. if (err) {
  342. printf("WARNING: could not set status for serial0: %s.\n",
  343. fdt_strerror(err));
  344. return;
  345. }
  346. disable_i2c2:
  347. off = -1;
  348. while (1) {
  349. const u32 *idx;
  350. int len;
  351. off = fdt_node_offset_by_compatible(blob, off, "fsl-i2c");
  352. if (off < 0)
  353. break;
  354. idx = fdt_getprop(blob, off, "cell-index", &len);
  355. if (!idx || len != sizeof(*idx))
  356. continue;
  357. if (*idx == 1) {
  358. fdt_setprop(blob, off, "status", status,
  359. strlen(status) + 1);
  360. break;
  361. }
  362. }
  363. }
  364. #else
  365. static inline void fdt_board_fixup_esdhc(void *blob, bd_t *bd) {}
  366. #endif
  367. #ifdef CONFIG_PCIE1
  368. static struct pci_controller pcie1_hose;
  369. #endif /* CONFIG_PCIE1 */
  370. int first_free_busno = 0;
  371. #ifdef CONFIG_PCI
  372. void
  373. pci_init_board(void)
  374. {
  375. volatile ccsr_gur_t *gur;
  376. uint io_sel;
  377. uint host_agent;
  378. gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  379. io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  380. host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  381. #ifdef CONFIG_PCIE1
  382. {
  383. volatile ccsr_fsl_pci_t *pci;
  384. struct pci_controller *hose;
  385. int pcie_ep;
  386. struct pci_region *r;
  387. int pcie_configured;
  388. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  389. hose = &pcie1_hose;
  390. pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_1, host_agent);
  391. r = hose->regions;
  392. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  393. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  394. printf ("\n PCIE connected to slot as %s (base address %x)",
  395. pcie_ep ? "End Point" : "Root Complex",
  396. (uint)pci);
  397. if (pci->pme_msg_det) {
  398. pci->pme_msg_det = 0xffffffff;
  399. debug (" with errors. Clearing. Now 0x%08x",
  400. pci->pme_msg_det);
  401. }
  402. printf ("\n");
  403. /* outbound memory */
  404. pci_set_region(r++,
  405. CONFIG_SYS_PCIE1_MEM_BUS,
  406. CONFIG_SYS_PCIE1_MEM_PHYS,
  407. CONFIG_SYS_PCIE1_MEM_SIZE,
  408. PCI_REGION_MEM);
  409. /* outbound io */
  410. pci_set_region(r++,
  411. CONFIG_SYS_PCIE1_IO_BUS,
  412. CONFIG_SYS_PCIE1_IO_PHYS,
  413. CONFIG_SYS_PCIE1_IO_SIZE,
  414. PCI_REGION_IO);
  415. hose->region_count = r - hose->regions;
  416. hose->first_busno=first_free_busno;
  417. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  418. printf ("PCIE on bus %02x - %02x\n",
  419. hose->first_busno,hose->last_busno);
  420. first_free_busno=hose->last_busno+1;
  421. } else {
  422. printf (" PCIE: disabled\n");
  423. }
  424. }
  425. #else
  426. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  427. #endif
  428. }
  429. #endif /* CONFIG_PCI */
  430. #if defined(CONFIG_OF_BOARD_SETUP)
  431. void ft_board_setup(void *blob, bd_t *bd)
  432. {
  433. #if defined(CONFIG_SYS_UCC_RMII_MODE)
  434. int nodeoff, off, err;
  435. unsigned int val;
  436. const u32 *ph;
  437. const u32 *index;
  438. /* fixup device tree for supporting rmii mode */
  439. nodeoff = -1;
  440. while ((nodeoff = fdt_node_offset_by_compatible(blob, nodeoff,
  441. "ucc_geth")) >= 0) {
  442. err = fdt_setprop_string(blob, nodeoff, "tx-clock-name",
  443. "clk16");
  444. if (err < 0) {
  445. printf("WARNING: could not set tx-clock-name %s.\n",
  446. fdt_strerror(err));
  447. break;
  448. }
  449. err = fdt_setprop_string(blob, nodeoff, "phy-connection-type",
  450. "rmii");
  451. if (err < 0) {
  452. printf("WARNING: could not set phy-connection-type "
  453. "%s.\n", fdt_strerror(err));
  454. break;
  455. }
  456. index = fdt_getprop(blob, nodeoff, "cell-index", 0);
  457. if (index == NULL) {
  458. printf("WARNING: could not get cell-index of ucc\n");
  459. break;
  460. }
  461. ph = fdt_getprop(blob, nodeoff, "phy-handle", 0);
  462. if (ph == NULL) {
  463. printf("WARNING: could not get phy-handle of ucc\n");
  464. break;
  465. }
  466. off = fdt_node_offset_by_phandle(blob, *ph);
  467. if (off < 0) {
  468. printf("WARNING: could not get phy node %s.\n",
  469. fdt_strerror(err));
  470. break;
  471. }
  472. val = 0x7 + *index; /* RMII phy address starts from 0x8 */
  473. err = fdt_setprop(blob, off, "reg", &val, sizeof(u32));
  474. if (err < 0) {
  475. printf("WARNING: could not set reg for phy-handle "
  476. "%s.\n", fdt_strerror(err));
  477. break;
  478. }
  479. }
  480. #endif
  481. ft_cpu_setup(blob, bd);
  482. #ifdef CONFIG_PCIE1
  483. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  484. #endif
  485. fdt_board_fixup_esdhc(blob, bd);
  486. }
  487. #endif