start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <common.h>
  28. #include <config.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  68. .word CONFIG_SPL_TEXT_BASE
  69. #else
  70. .word CONFIG_SYS_TEXT_BASE
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. * Subtracting _start from them lets the linker put their
  75. * relative position in the executable instead of leaving
  76. * them null.
  77. */
  78. .globl _bss_start_ofs
  79. _bss_start_ofs:
  80. .word __bss_start - _start
  81. .globl _image_copy_end_ofs
  82. _image_copy_end_ofs:
  83. .word __image_copy_end - _start
  84. .globl _bss_end_ofs
  85. _bss_end_ofs:
  86. .word __bss_end - _start
  87. .globl _end_ofs
  88. _end_ofs:
  89. .word _end - _start
  90. #ifdef CONFIG_USE_IRQ
  91. /* IRQ stack memory (calculated at run-time) */
  92. .globl IRQ_STACK_START
  93. IRQ_STACK_START:
  94. .word 0x0badc0de
  95. /* IRQ stack memory (calculated at run-time) */
  96. .globl FIQ_STACK_START
  97. FIQ_STACK_START:
  98. .word 0x0badc0de
  99. #endif
  100. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  101. .globl IRQ_STACK_START_IN
  102. IRQ_STACK_START_IN:
  103. .word 0x0badc0de
  104. /*
  105. * the actual start code
  106. */
  107. start_code:
  108. /*
  109. * set the cpu to SVC32 mode
  110. */
  111. mrs r0, cpsr
  112. bic r0, r0, #0x1f
  113. orr r0, r0, #0xd3
  114. msr cpsr, r0
  115. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  116. /*
  117. * relocate exception table
  118. */
  119. ldr r0, =_start
  120. ldr r1, =0x0
  121. mov r2, #16
  122. copyex:
  123. subs r2, r2, #1
  124. ldr r3, [r0], #4
  125. str r3, [r1], #4
  126. bne copyex
  127. #endif
  128. #ifdef CONFIG_S3C24X0
  129. /* turn off the watchdog */
  130. # if defined(CONFIG_S3C2400)
  131. # define pWTCON 0x15300000
  132. # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
  133. # define CLKDIVN 0x14800014 /* clock divisor register */
  134. #else
  135. # define pWTCON 0x53000000
  136. # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
  137. # define INTSUBMSK 0x4A00001C
  138. # define CLKDIVN 0x4C000014 /* clock divisor register */
  139. # endif
  140. ldr r0, =pWTCON
  141. mov r1, #0x0
  142. str r1, [r0]
  143. /*
  144. * mask all IRQs by setting all bits in the INTMR - default
  145. */
  146. mov r1, #0xffffffff
  147. ldr r0, =INTMSK
  148. str r1, [r0]
  149. # if defined(CONFIG_S3C2410)
  150. ldr r1, =0x3ff
  151. ldr r0, =INTSUBMSK
  152. str r1, [r0]
  153. # endif
  154. /* FCLK:HCLK:PCLK = 1:2:4 */
  155. /* default FCLK is 120 MHz ! */
  156. ldr r0, =CLKDIVN
  157. mov r1, #3
  158. str r1, [r0]
  159. #endif /* CONFIG_S3C24X0 */
  160. /*
  161. * we do sys-critical inits only at reboot,
  162. * not when booting from ram!
  163. */
  164. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  165. bl cpu_init_crit
  166. #endif
  167. bl _main
  168. /*------------------------------------------------------------------------------*/
  169. /*
  170. * void relocate_code (addr_sp, gd, addr_moni)
  171. *
  172. * This function relocates the monitor code.
  173. */
  174. .globl relocate_code
  175. relocate_code:
  176. mov r4, r0 /* save addr_sp */
  177. mov r5, r1 /* save addr of gd */
  178. mov r6, r2 /* save addr of destination */
  179. adr r0, _start
  180. subs r9, r6, r0 /* r9 <- relocation offset */
  181. beq relocate_done /* skip relocation */
  182. mov r1, r6 /* r1 <- scratch for copy_loop */
  183. ldr r3, _image_copy_end_ofs
  184. add r2, r0, r3 /* r2 <- source end address */
  185. copy_loop:
  186. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  187. stmia r1!, {r10-r11} /* copy to target address [r1] */
  188. cmp r0, r2 /* until source end address [r2] */
  189. blo copy_loop
  190. #ifndef CONFIG_SPL_BUILD
  191. /*
  192. * fix .rel.dyn relocations
  193. */
  194. ldr r0, _TEXT_BASE /* r0 <- Text base */
  195. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  196. add r10, r10, r0 /* r10 <- sym table in FLASH */
  197. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  198. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  199. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  200. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  201. fixloop:
  202. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  203. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  204. ldr r1, [r2, #4]
  205. and r7, r1, #0xff
  206. cmp r7, #23 /* relative fixup? */
  207. beq fixrel
  208. cmp r7, #2 /* absolute fixup? */
  209. beq fixabs
  210. /* ignore unknown type of fixup */
  211. b fixnext
  212. fixabs:
  213. /* absolute fix: set location to (offset) symbol value */
  214. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  215. add r1, r10, r1 /* r1 <- address of symbol in table */
  216. ldr r1, [r1, #4] /* r1 <- symbol value */
  217. add r1, r1, r9 /* r1 <- relocated sym addr */
  218. b fixnext
  219. fixrel:
  220. /* relative fix: increase location by offset */
  221. ldr r1, [r0]
  222. add r1, r1, r9
  223. fixnext:
  224. str r1, [r0]
  225. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  226. cmp r2, r3
  227. blo fixloop
  228. #endif
  229. relocate_done:
  230. mov pc, lr
  231. _rel_dyn_start_ofs:
  232. .word __rel_dyn_start - _start
  233. _rel_dyn_end_ofs:
  234. .word __rel_dyn_end - _start
  235. _dynsym_start_ofs:
  236. .word __dynsym_start - _start
  237. .globl c_runtime_cpu_setup
  238. c_runtime_cpu_setup:
  239. mov pc, lr
  240. /*
  241. *************************************************************************
  242. *
  243. * CPU_init_critical registers
  244. *
  245. * setup important registers
  246. * setup memory timing
  247. *
  248. *************************************************************************
  249. */
  250. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  251. cpu_init_crit:
  252. /*
  253. * flush v4 I/D caches
  254. */
  255. mov r0, #0
  256. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  257. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  258. /*
  259. * disable MMU stuff and caches
  260. */
  261. mrc p15, 0, r0, c1, c0, 0
  262. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  263. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  264. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  265. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  266. mcr p15, 0, r0, c1, c0, 0
  267. /*
  268. * before relocating, we have to setup RAM timing
  269. * because memory timing is board-dependend, you will
  270. * find a lowlevel_init.S in your board directory.
  271. */
  272. mov ip, lr
  273. bl lowlevel_init
  274. mov lr, ip
  275. mov pc, lr
  276. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  277. /*
  278. *************************************************************************
  279. *
  280. * Interrupt handling
  281. *
  282. *************************************************************************
  283. */
  284. @
  285. @ IRQ stack frame.
  286. @
  287. #define S_FRAME_SIZE 72
  288. #define S_OLD_R0 68
  289. #define S_PSR 64
  290. #define S_PC 60
  291. #define S_LR 56
  292. #define S_SP 52
  293. #define S_IP 48
  294. #define S_FP 44
  295. #define S_R10 40
  296. #define S_R9 36
  297. #define S_R8 32
  298. #define S_R7 28
  299. #define S_R6 24
  300. #define S_R5 20
  301. #define S_R4 16
  302. #define S_R3 12
  303. #define S_R2 8
  304. #define S_R1 4
  305. #define S_R0 0
  306. #define MODE_SVC 0x13
  307. #define I_BIT 0x80
  308. /*
  309. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  310. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  311. */
  312. .macro bad_save_user_regs
  313. sub sp, sp, #S_FRAME_SIZE
  314. stmia sp, {r0 - r12} @ Calling r0-r12
  315. ldr r2, IRQ_STACK_START_IN
  316. ldmia r2, {r2 - r3} @ get pc, cpsr
  317. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  318. add r5, sp, #S_SP
  319. mov r1, lr
  320. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  321. mov r0, sp
  322. .endm
  323. .macro irq_save_user_regs
  324. sub sp, sp, #S_FRAME_SIZE
  325. stmia sp, {r0 - r12} @ Calling r0-r12
  326. add r7, sp, #S_PC
  327. stmdb r7, {sp, lr}^ @ Calling SP, LR
  328. str lr, [r7, #0] @ Save calling PC
  329. mrs r6, spsr
  330. str r6, [r7, #4] @ Save CPSR
  331. str r0, [r7, #8] @ Save OLD_R0
  332. mov r0, sp
  333. .endm
  334. .macro irq_restore_user_regs
  335. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  336. mov r0, r0
  337. ldr lr, [sp, #S_PC] @ Get PC
  338. add sp, sp, #S_FRAME_SIZE
  339. /* return & move spsr_svc into cpsr */
  340. subs pc, lr, #4
  341. .endm
  342. .macro get_bad_stack
  343. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  344. str lr, [r13] @ save caller lr / spsr
  345. mrs lr, spsr
  346. str lr, [r13, #4]
  347. mov r13, #MODE_SVC @ prepare SVC-Mode
  348. @ msr spsr_c, r13
  349. msr spsr, r13
  350. mov lr, pc
  351. movs pc, lr
  352. .endm
  353. .macro get_irq_stack @ setup IRQ stack
  354. ldr sp, IRQ_STACK_START
  355. .endm
  356. .macro get_fiq_stack @ setup FIQ stack
  357. ldr sp, FIQ_STACK_START
  358. .endm
  359. /*
  360. * exception handlers
  361. */
  362. .align 5
  363. undefined_instruction:
  364. get_bad_stack
  365. bad_save_user_regs
  366. bl do_undefined_instruction
  367. .align 5
  368. software_interrupt:
  369. get_bad_stack
  370. bad_save_user_regs
  371. bl do_software_interrupt
  372. .align 5
  373. prefetch_abort:
  374. get_bad_stack
  375. bad_save_user_regs
  376. bl do_prefetch_abort
  377. .align 5
  378. data_abort:
  379. get_bad_stack
  380. bad_save_user_regs
  381. bl do_data_abort
  382. .align 5
  383. not_used:
  384. get_bad_stack
  385. bad_save_user_regs
  386. bl do_not_used
  387. #ifdef CONFIG_USE_IRQ
  388. .align 5
  389. irq:
  390. get_irq_stack
  391. irq_save_user_regs
  392. bl do_irq
  393. irq_restore_user_regs
  394. .align 5
  395. fiq:
  396. get_fiq_stack
  397. /* someone ought to write a more effiction fiq_save_user_regs */
  398. irq_save_user_regs
  399. bl do_fiq
  400. irq_restore_user_regs
  401. #else
  402. .align 5
  403. irq:
  404. get_bad_stack
  405. bad_save_user_regs
  406. bl do_irq
  407. .align 5
  408. fiq:
  409. get_bad_stack
  410. bad_save_user_regs
  411. bl do_fiq
  412. #endif